

# **GW1N** series of FPGA Products

# **Data Sheet**

DS100-3.2.3E, 03/12/2024

# Copyright © 2024 Guangdong Gowin Semiconductor Corporation. All Rights Reserved.

GOWINAT, Gowin, and LittleBee are trademarks of Guangdong Gowin Semiconductor Corporation and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders. No part of this document may be reproduced or transmitted in any form or by any means, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI.

### Disclaimer

GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata.

## **Revision History**

| Date       | Version | Description                                                                                                                                                                                                                                                                                           |  |  |  |  |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 03/31/2016 | 1.05E   | Initial version published.                                                                                                                                                                                                                                                                            |  |  |  |  |
| 07/31/2018 | 1.2E    | <ul> <li>PLL Structure diagram updated.</li> <li>User Flash timing parameters added.</li> <li>Description of GPIO status for blank chips added.</li> </ul>                                                                                                                                            |  |  |  |  |
| 09/08/2018 | 1.3E    | The UG256 package added.                                                                                                                                                                                                                                                                              |  |  |  |  |
| 11/27/2018 | 1.4E    | <ul> <li>B version devices added.</li> <li>Bank0 and Bank2 of GW1N-6 and GW1N-9 support I3C OpenDrain/PushPull conversion.</li> <li>The step delay of IODELAY changed from 25ps to 30 ps.</li> </ul>                                                                                                  |  |  |  |  |
| 01/09/2019 | 1.5E    | Oscillator frequency updated.                                                                                                                                                                                                                                                                         |  |  |  |  |
| 02/14/2019 | 1.6E    | <ul> <li>Power supplies for UV devices updated;</li> <li>Recommended Operating Conditions for UV devices updated.</li> <li>Part naming figures updated.</li> </ul>                                                                                                                                    |  |  |  |  |
| 06/04/2019 | 1.7E    | <ul> <li>Operating temperature changed to Junction temperature.</li> <li>GW1N-1S added.</li> <li>Power supply restrictions of Bank0/1/3 in GW1N-6/9 added.</li> <li>Description of User Flash in GW1N-2/2B/4/4B/6/9 added.</li> </ul>                                                                 |  |  |  |  |
| 07/02/2019 | 1.8E    | <ul> <li>GW1N-6/9 MG196, UG169, and EQ144 added.</li> <li>GW1N-1S CS30 added.</li> </ul>                                                                                                                                                                                                              |  |  |  |  |
| 10/10/2019 | 1.9E    | <ul> <li>GW1N-1 LQ100X-LV and LQ100X-UV added.</li> <li>BSRAMs in GW1N-1S do not support Dual port mode.</li> <li>The package sizes of LQ100 / LQ144 / EQ144 / LQ176 / EQ176 fixed.</li> <li>Junction temperature of automotive operation added.</li> <li>Power supply ramp rates updated.</li> </ul> |  |  |  |  |
| 11/15/2019 | 2.0E    | <ul> <li>The number of Maximum I/Os updated.</li> <li>Automotive grade description added to 5.1 Part Name.</li> <li>IODELAY description added.</li> </ul>                                                                                                                                             |  |  |  |  |
| 01/15/2020 | 2.1E    | <ul><li>The package name of LQ100X-LV and LQ100X-UV updated.</li><li>GW1N-4 MG132X added.</li></ul>                                                                                                                                                                                                   |  |  |  |  |
| 03/16/2020 | 2.2E    | <ul><li>GW1N-9 CS81M added.</li><li>Description of PLL CLKIN frequency updated.</li></ul>                                                                                                                                                                                                             |  |  |  |  |
| 04/16/2020 | 2.3E    | <ul> <li>GW1N-2/GW1N-2B/GW1N-6 removed.</li> <li>CFU view updated.</li> <li>GW1N-9C added.</li> </ul>                                                                                                                                                                                                 |  |  |  |  |
| 09/30/2020 | 2.4E    | <ul><li>GW1N-2 added.</li><li>GW1N-9 MG100 added.</li><li>GW1N-9 QN48F added.</li></ul>                                                                                                                                                                                                               |  |  |  |  |
| 04/06/2021 | 2.5E    | GW1N-1P5 added.                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 05/27/2021 | 2.6E    | <ul> <li>GW1N-1P5 LQ100 added.</li> <li>GW1N-2 MG132/LQ100/LQ144 added. MG132 renamed to MG132H, QN48M renamed to QN48H.</li> <li>GW1N-9 MG100T added.</li> </ul>                                                                                                                                     |  |  |  |  |
| 05/27/2021 | 2.6E    |                                                                                                                                                                                                                                                                                                       |  |  |  |  |

| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                   |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |         | "Table 2-3 Configuration Modes Supported by Different Packages" added.                                                                                                                                                                                                                                                                                                        |
| 05/20/2022 | 2.7E    | <ul> <li>GW1N-4 UG169 added.</li> <li>GW1N-2 CS42H updated.</li> <li>The drive strength of MIPI IOs updated.</li> <li>Recommended I/O operating conditions updated.</li> <li>On-chip oscillator frequency updated.</li> <li>Gearbox internal timing parameters updated.</li> </ul>                                                                                            |
| 06/02/2022 | 2.7.1E  | GW1N-1 QN32/QN48/LQ100/LQ144 added.                                                                                                                                                                                                                                                                                                                                           |
| 06/23/2022 | 2.7.2E  | GW1N-1 CS30/FN32 removed.                                                                                                                                                                                                                                                                                                                                                     |
| 07/01/2022 | 2.7.3E  | GW1N-1 CS30 added.                                                                                                                                                                                                                                                                                                                                                            |
| 07/21/2022 | 2.8E    | <ul> <li>GW1N-2 QN32 added.</li> <li>GW1N-2 CS100H added.</li> <li>GW1N-2 LQ144F added.</li> <li>The maximum value of the differential input threshold V<sub>THD</sub> updated.</li> <li>Note about loading frequency for the GW1N-2 device added.</li> <li>Description of configuration modes supported by GW1N-1 CS30 added.</li> <li>GW1N-1S CS30/FN32 removed.</li> </ul> |
| 08/18/2022 | 2.8.1E  | GW1N-1 QN32/QN48/LQ100/LQ144 removed.                                                                                                                                                                                                                                                                                                                                         |
| 09/29/2022 | 2.9E    | <ul> <li>Note about DC current limit added.</li> <li>Table 3-2 Recommended Operating Conditions updated.</li> <li>Note about Vcc of GW1N-4/GW1N-9 UV version devices added.</li> <li>Architecture overviews updated.</li> <li>Table 3-5 POR Parameters updated.</li> <li>Table 3-9 Static Current updated.</li> <li>3.4 Switching Characteristics updated.</li> </ul>         |
| 11/11/2022 | 2.9.1E  | <ul> <li>Table 3-3 Power Supply Ramp Rates updated.</li> <li>Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions updated.</li> <li>Description of configuration Flash added.</li> <li>Note about byte-enable added.</li> </ul>                                                                                                                      |
| 11/21/2022 | 2.9.2E  | <ul> <li>Table 3-1 Absolute Max. Ratings updated.</li> <li>Table 3-9 Static Current updated.</li> <li>Description of the background upgrade feature in section 2.12Programming &amp; Configuration updated.</li> </ul>                                                                                                                                                        |
| 12/08/2022 | 2.9.3E  | <ul> <li>Table 3-1 Absolute Max. Ratings updated.</li> <li>Table 3-22 GW1N-1/1S User Flash DC Characteristics updated.</li> <li>Table 3-23 GW1N-2/4/9 User Flash DC Characteristics(I) added.</li> <li>Table 3-24 GW1N-2/4/9 User Flash DC Characteristics(II)[1], [4] updated.</li> <li>Note for Table 2-4 Memory Size Configuration modified.</li> </ul>                    |
| 12/19/2022 | 2.9.4E  | GW1N-1P5 QN48XF added.                                                                                                                                                                                                                                                                                                                                                        |
| 01/12/2023 | 2.9.5E  | Table 1-2 Device-Package Combinations, Maximum User I/Os, and (True LVDS Pairs updated.                                                                                                                                                                                                                                                                                       |

| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |         | Table 3-8 DC Electrical Characteristics over Recommended<br>Operating Conditions updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 02/22/2023 | 2.9.6E  | <ul> <li>Information on Slew Rate removed.</li> <li>Table 3-26 GW1N-1P5/2/4/9 User Flash Parameters updated.</li> <li>Description added to 2.5User Flash(GW1N-1/1S) and 2.6User Flash(GW1N-1P5/2/4/9).</li> <li>Description of true LVDS design modified.</li> </ul>                                                                                                                                                                                                                                                                                                     |
| 04/13/2023 | 2.9.7E  | <ul> <li>Note about the default state of GPIOs modified.</li> <li>Note for Figure 2-5 CFU Structure View modified.</li> <li>Table 3-3 Power Supply Ramp Rates updated.</li> <li>The I/O logic output diagram and the I/O logic input diagram combined into Figure 2-13 I/O Logic Input and Output.</li> <li>Description of MIPI input/output updated.</li> </ul>                                                                                                                                                                                                         |
| 04/27/2023 | 2.9.8E  | <ul> <li>Description of Flash resources updated.</li> <li>Note for Table 2-4 Memory Size Configuration modified.</li> <li>Description of the V<sub>CCIO</sub> power supply restrictions of the GW1N-9 device updated.</li> </ul>                                                                                                                                                                                                                                                                                                                                         |
| 05/25/2023 | 2.9.9E  | Section 2.4.2 Memory Configuration Modes added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 06/09/2023 | 3.0E    | Table 2-8 List of GW1N series of FPGA Products that Support MIPI IO Mode added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 08/18/2023 | 3.1E    | <ul> <li>Note for Table 1-2 Device-Package Combinations, Maximum User I/Os, and (True LVDS Pairs optimized.</li> <li>Note for Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions modified.</li> <li>Table 3-26 GW1N-1P5/2/4/9 User Flash Parameters updated.</li> <li>Figure 4-3 Package Marking Examples updated.</li> <li>Note about the default state of GPIOs optimized.</li> <li>Editorial updates.</li> </ul>                                                                                                                           |
| 11/30/2023 | 3.2E    | <ul> <li>GW1N-1 QN32/QN48/LQ100/LQ144 removed.</li> <li>Table 1-1 Product Resources updated.</li> <li>Section 2.4.7 Power up Conditions removed.</li> <li>Note added to Table 2-1 Output I/O Standards and Configuration Options and Table 3-12 Single-ended I/O DC Characteristics.</li> <li>Note added to Table 3-2 Recommended Operating Conditions.</li> <li>Table 3-17 Gearbox Timing Parameters optimized.</li> <li>Description of the Vccio power supply restrictions of the GW1N-9 device optimized.</li> <li>Description of Flash resources updated.</li> </ul> |
| 12/14/2023 | 3.2.1E  | Table 1-2 Device-Package Combinations, Maximum User I/Os, and (True LVDS Pairs) updated, correcting the numbers of maximum user IOs of the GW1N-2 device in CS42H and CS100H packages.                                                                                                                                                                                                                                                                                                                                                                                   |
| 02/02/2024 | 3.2.2E  | <ul> <li>"Table 1-2 Device-Package Combinations, Maximum User I/Os, and (True LVDS Pairs)" updated, correcting size information of GW1N-1 CS30.</li> <li>Note added to "Table 2-4 Memory Size Configuration", adding information on devices that do not support ROM mode.</li> <li>"Table 3-1 Absolute Max. Ratings" and "Table 3-2 Recommended Operating Conditions" updated, adding voltage</li> </ul>                                                                                                                                                                 |

| Date       | Version | Description                                                                                                                                                                                                                              |  |  |  |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|            |         | information for hard core MIPI D-PHY.                                                                                                                                                                                                    |  |  |  |
| 03/12/2024 | 3.2.3E  | <ul> <li>Description of Bank6 in "Figure 2-10 I/O Bank Distribution View of GW1N-2" added.</li> <li>Static currents of GW1N-4 in "Table 3-9 Static Current" updated.</li> <li>"Table 3-17 Gearbox Timing Parameters" updated.</li> </ul> |  |  |  |

## **Contents**

DS100-3.2.3E

| Contents                              |    |
|---------------------------------------|----|
| List of Figures                       | iv |
| List of Tables                        | vi |
| 1 General Description                 | 1  |
| 1.1 Features                          | 1  |
| 1.2 Product Resources                 | 3  |
| 1.3 Package Information               | 4  |
| 2 Architecture                        | 7  |
| 2.1 Architecture Overview             | 7  |
| 2.2 Configurable Function Units       | 10 |
| 2.3 Input/Output Blocks               | 11 |
| 2.3.1 I/O Standards                   | 12 |
| 2.3.2 True LVDS Design                | 20 |
| 2.3.3 I/O Logic                       | 20 |
| 2.3.4 I/O Logic Modes                 | 23 |
| 2.4 Block SRAM                        | 23 |
| 2.4.1 Introduction                    | 23 |
| 2.4.2 Memory Configuration Modes      | 24 |
| 2.4.3 Mixed Data Width Configuration  | 25 |
| 2.4.4 Byte-enable                     | 26 |
| 2.4.5 Parity Bit                      | 26 |
| 2.4.6 Synchronous Operation           | 26 |
| 2.4.7 BSRAM Operation Modes           |    |
| 2.4.8 Clock Mode                      | 28 |
| 2.5 User Flash(GW1N-1/1S)             | 30 |
| 2.6 User Flash(GW1N-1P5/2/4/9)        | 30 |
| 2.7 Digital Signal Processing         |    |
| 2.7.1 Macro                           |    |
| 2.7.2 DSP Operation Modes             |    |
| 2.8 MIPI D-PHY                        |    |
| 2.8.1 Hard MIPI D-PHY RX Core(GW1N-2) | 32 |

|   | 2.8.2 MIPI D-PHY RX/TX Implemented by Using GPIOs                         | 32 |
|---|---------------------------------------------------------------------------|----|
|   | 2.9 Clocks                                                                | 33 |
|   | 2.9.1 Global Clocks                                                       | 33 |
|   | 2.9.2 PLLs                                                                | 33 |
|   | 2.9.3 High-speed Clocks                                                   | 34 |
|   | 2.10 Long Wires                                                           | 36 |
|   | 2.11 Global Set/Reset                                                     | 36 |
|   | 2.12 Programming & Configuration                                          | 37 |
|   | 2.13 On-chip Oscillator                                                   | 37 |
| 3 | DC and Switching Characteristics                                          | 40 |
|   | 3.1 Operating Conditions                                                  | 40 |
|   | 3.1.1 Absolute Max. Ratings                                               | 40 |
|   | 3.1.2 Recommended Operating Conditions                                    | 40 |
|   | 3.1.3 Power Supply Ramp Rates                                             | 41 |
|   | 3.1.4 Hot Socketing Specifications                                        | 42 |
|   | 3.1.5 POR Specifications                                                  | 42 |
|   | 3.2 ESD performance                                                       | 43 |
|   | 3.3 DC Electrical Characteristics                                         | 46 |
|   | 3.3.1 DC Electrical Characteristics over Recommended Operating Conditions | 46 |
|   | 3.3.2 Static Current                                                      | 47 |
|   | 3.3.3 Programming Current                                                 | 48 |
|   | 3.3.4 Recommended I/O Operating Conditions                                | 49 |
|   | 3.3.5 Single-ended I/O DC Characteristics                                 | 50 |
|   | 3.3.6 Differential I/O DC Characteristics                                 | 51 |
|   | 3.4 Switching Characteristics                                             | 52 |
|   | 3.4.1 CFU Switching Characteristics                                       | 52 |
|   | 3.4.2 BSRAM Switching Characteristics                                     | 53 |
|   | 3.4.3 DSP Switching Characteristics                                       | 54 |
|   | 3.4.4 Gearbox Switching Characteristics                                   | 55 |
|   | 3.4.5 Clock and I/O Switching Characteristics                             | 56 |
|   | 3.4.6 On-chip Oscillator Switching Characteristics                        | 58 |
|   | 3.4.7 PLL Switching Characteristics                                       | 58 |
|   | 3.5 User Flash Characteristics                                            | 60 |
|   | 3.5.1 DC Characteristics                                                  | 60 |
|   | 3.5.2 Timing Parameters                                                   | 61 |
|   | 3.5.3 Timing Diagrams (GW1N-1/ GW1N-1S)                                   | 64 |
|   | 3.5.4 Timing Diagrams (GW1N-1P5/2/4/9)                                    |    |
|   | 3.6 Configuration Interface Timing Specification                          | 66 |
| 4 | Ordering Information                                                      | 67 |

| 4.1 Part Naming                   | 67 |
|-----------------------------------|----|
| 4.2 Package Markings              | 69 |
| 5 About This Guide                | 70 |
| 5.1 Purpose                       | 70 |
| 5.2 Related Documents             | 70 |
| 5.3 Terminology and Abbreviations | 70 |
| 5.4 Support and Feedback          | 72 |

DS100-3.2.3E iii

# **List of Figures**

| Figure 2-2 Architecture Overview of GW1N-4         8           Figure 2-3 Architecture Overview of GW1N-1         8           Figure 2-4 Architecture Overview of GW1N-2         9           Figure 2-5 CFU Structure View         11           Figure 2-6 IOB Structure View         12           Figure 2-7 I/O Bank Distribution View of GW1N-1/4         13           Figure 2-8 I/O Bank Distribution View of GW1N-1S         13           Figure 2-9 I/O Bank Distribution View of GW1N-1P5         13           Figure 2-10 I/O Bank Distribution View of GW1N-2         14           Figure 2-11 I/O Bank Distribution View of GW1N-9         14           Figure 2-12 True LVDS Design         20           Figure 2-13 I/O Logic Input and Output         21           Figure 2-13 I/O Register Diagram         22           Figure 2-16 IEM Diagram         22           Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode         27           Figure 2-19 Read/Write Clock Mode         29           Figure 2-21 GW1N-1 HCLK Distribution         34           Figure 2-22 GW1N-1P5/2 HCLK Distribution         35           Figure 2-23 GW1N-4 HCLK Distribution         36           Figure 2-24 GW1N-9 HCLK Distribution         36           Figure 3-3 Clear Page Latch Mode         64 | Figure 2-1 Architecture Overview of GW1N-9                                             | . 7  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|
| Figure 2-4 Architecture Overview of GW1N-2       9         Figure 2-5 CFU Structure View       11         Figure 2-6 IOB Structure View       12         Figure 2-7 I/O Bank Distribution View of GW1N-1/4       13         Figure 2-8 I/O Bank Distribution View of GW1N-1S       13         Figure 2-9 I/O Bank Distribution View of GW1N-1P5       13         Figure 2-10 I/O Bank Distribution View of GW1N-2       14         Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       22         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 3-3 Clear Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-5 Read Timing       65         Figure 3-                                                  | Figure 2-2 Architecture Overview of GW1N-4                                             | . 8  |
| Figure 2-5 CFU Structure View       11         Figure 2-6 IOB Structure View       12         Figure 2-7 I/O Bank Distribution View of GW1N-1/4       13         Figure 2-8 I/O Bank Distribution View of GW1N-1S       13         Figure 2-9 I/O Bank Distribution View of GW1N-1P5       13         Figure 2-10 I/O Bank Distribution View of GW1N-2       14         Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       22         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 3-3 Read Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-3 Foread Timing       65         Figure 3-6 Program Timing       65          Figure 3-6 Program Timing                                                          | Figure 2-3 Architecture Overview of GW1N-1                                             | . 8  |
| Figure 2-6 IOB Structure View       12         Figure 2-7 I/O Bank Distribution View of GW1N-1/4.       13         Figure 2-8 I/O Bank Distribution View of GW1N-15.       13         Figure 2-9 I/O Bank Distribution View of GW1N-1P5       13         Figure 2-10 I/O Bank Distribution View of GW1N-2       14         Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       36         Figure 2-25 GW1N-1 HCLK Distribution       36         Figure 3-3 Clear Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 Frogram Timing       65         Figure 3                                                  | Figure2-4 Architecture Overview of GW1N-2                                              | . 9  |
| Figure 2-7 I/O Bank Distribution View of GW1N-1/4.       13         Figure 2-8 I/O Bank Distribution View of GW1N-1S.       13         Figure 2-9 I/O Bank Distribution View of GW1N-1P5       13         Figure 2-10 I/O Bank Distribution View of GW1N-2       14         Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1 HCLK Distribution       35         Figure 2-23 GW1N-1 HCLK Distribution       36         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                  | Figure 2-5 CFU Structure View                                                          | . 11 |
| Figure 2-8 I/O Bank Distribution View of GW1N-1S       13         Figure 2-9 I/O Bank Distribution View of GW1N-1P5       13         Figure 2-10 I/O Bank Distribution View of GW1N-2       14         Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-6 Program Timing       65          Figure 3-6 Program Timing<                                                          | Figure 2-6 IOB Structure View                                                          | . 12 |
| Figure 2-9 I/O Bank Distribution View of GW1N-1P5       13         Figure 2-10 I/O Bank Distribution View of GW1N-2       14         Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       36         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                         | Figure 2-7 I/O Bank Distribution View of GW1N-1/4                                      | . 13 |
| Figure 2-10 I/O Bank Distribution View of GW1N-2       14         Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                            | Figure 2-8 I/O Bank Distribution View of GW1N-1S                                       | . 13 |
| Figure 2-11 I/O Bank Distribution View of GW1N-9       14         Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                              | Figure 2-9 I/O Bank Distribution View of GW1N-1P5                                      | . 13 |
| Figure 2-12 True LVDS Design       20         Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                 | Figure 2-10 I/O Bank Distribution View of GW1N-2                                       | . 14 |
| Figure 2-13 I/O Logic Input and Output       21         Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                     | Figure 2-11 I/O Bank Distribution View of GW1N-9                                       | . 14 |
| Figure 2-14 IODELAY Diagram       22         Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                               | Figure 2-12 True LVDS Design                                                           | . 20 |
| Figure 2-15 I/O Register Diagram       22         Figure 2-16 IEM Diagram       23         Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Figure 2-13 I/O Logic Input and Output                                                 | . 21 |
| Figure 2-16 IEM Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Figure 2-14 IODELAY Diagram                                                            | . 22 |
| Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode       27         Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Figure 2-15 I/O Register Diagram                                                       | . 22 |
| Figure 2-18 Independent Clock Mode       29         Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Figure 2-16 IEM Diagram                                                                | . 23 |
| Figure 2-19 Read/Write Clock Mode       29         Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode | . 27 |
| Figure 2-20 Single Port Clock Mode       29         Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 2-18 Independent Clock Mode                                                     | . 29 |
| Figure 2-21 GW1N-1 HCLK Distribution       34         Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 2-19 Read/Write Clock Mode                                                      | . 29 |
| Figure 2-22 GW1N-1P5/2 HCLK Distribution       35         Figure 2-23 GW1N-4 HCLK Distribution       36         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 2-20 Single Port Clock Mode                                                     | . 29 |
| Figure 2-23 GW1N-4 HCLK Distribution       35         Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 2-21 GW1N-1 HCLK Distribution                                                   | . 34 |
| Figure 2-24 GW1N-9 HCLK Distribution       36         Figure 2-25 GW1N-1S HCLK Distribution       36         Figure 3-1 Read Mode       64         Figure 3-2 Write Page Latch Mode       64         Figure 3-3 Clear Page Latch Mode       64         Figure 3-4 High Level Cycles       64         Figure 3-5 Read Timing       65         Figure 3-6 Program Timing       65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 2-22 GW1N-1P5/2 HCLK Distribution                                               | . 35 |
| Figure 2-25 GW1N-1S HCLK Distribution 36 Figure 3-1 Read Mode 64 Figure 3-2 Write Page Latch Mode 64 Figure 3-3 Clear Page Latch Mode 64 Figure 3-4 High Level Cycles 64 Figure 3-5 Read Timing 65 Figure 3-6 Program Timing 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 2-23 GW1N-4 HCLK Distribution                                                   | . 35 |
| Figure 3-1 Read Mode 64 Figure 3-2 Write Page Latch Mode 64 Figure 3-3 Clear Page Latch Mode 64 Figure 3-4 High Level Cycles 64 Figure 3-5 Read Timing 65 Figure 3-6 Program Timing 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Figure 2-24 GW1N-9 HCLK Distribution                                                   | . 36 |
| Figure 3-2 Write Page Latch Mode 64 Figure 3-3 Clear Page Latch Mode 64 Figure 3-4 High Level Cycles 64 Figure 3-5 Read Timing 65 Figure 3-6 Program Timing 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure 2-25 GW1N-1S HCLK Distribution                                                  | . 36 |
| Figure 3-3 Clear Page Latch Mode 64 Figure 3-4 High Level Cycles 65 Figure 3-5 Read Timing 65 Figure 3-6 Program Timing 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Figure 3-1 Read Mode                                                                   | . 64 |
| Figure 3-4 High Level Cycles 64 Figure 3-5 Read Timing 65 Figure 3-6 Program Timing 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Figure 3-2 Write Page Latch Mode                                                       | . 64 |
| Figure 3-5 Read Timing 65 Figure 3-6 Program Timing 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Figure 3-3 Clear Page Latch Mode                                                       | . 64 |
| Figure 3-6 Program Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 3-4 High Level Cycles                                                           | . 64 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 3-5 Read Timing                                                                 | . 65 |
| Figure 3-7 Erase Timing65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 3-6 Program Timing                                                              | . 65 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 3-7 Erase Timing                                                                | . 65 |

| Figure 4-1 Part Naming Examples – ES         | . 67 |
|----------------------------------------------|------|
| Figure 4-2 Part Naming Examples – Production | . 68 |
| Figure 4-3 Package Marking Examples          | . 69 |

DS100-3.2.3E

# **List of Tables**

| Table 1-1 Product Resources                                                     | 3  |
|---------------------------------------------------------------------------------|----|
| Table 1-2 Device-Package Combinations, Maximum User I/Os, and (True LVDS Pairs) | 4  |
| Table1-3 Configuration Modes Supported by Different Packages(GW1N-1P5, GW1N2)   | 5  |
| Table 2-1 Output I/O Standards and Configuration Options                        | 16 |
| Table 2-2 Input I/O Standards and Configuration Options                         | 18 |
| Table 2-3 Port Descsription                                                     | 21 |
| Table 2-4 Memory Size Configuration                                             | 24 |
| Table 2-5Dual Port Mixed Read/Write Data Width Configuration <sup>[1],[2]</sup> | 25 |
| Table 2-6Semi-dual Port Mixed Read/Write Data Width Configuration               | 26 |
| Table 2-7 Clock Modes in Different BSRAM Modes                                  | 28 |
| Table 2-8 List of GW1N series of FPGA Products that Support MIPI IO Mode        | 33 |
| Table 2-9 Output Frequency Options of the On-chip Oscillator of GW1N-4          | 38 |
| Table 2-10 Output Frequency Options of the On-chip Oscillator of GW1N-1P5/2/9   | 38 |
| Table 2-11 Output Frequency Options of the On-chip Oscillator of GW1N-1/1S      | 39 |
| Table 3-1 Absolute Max. Ratings                                                 | 40 |
| Table 3-2 Recommended Operating Conditions                                      | 40 |
| Table 3-3 Power Supply Ramp Rates                                               | 41 |
| Table 3-4 Hot Socketing Specifications                                          | 42 |
| Table 3-5 POR Parameters                                                        | 42 |
| Table 3-6 GW1N ESD - HBM                                                        | 43 |
| Table 3-7 GW1N ESD - CDM                                                        | 45 |
| Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions   | 46 |
| Table 3-9 Static Current                                                        | 47 |
| Table 3-10 Programming Current                                                  | 48 |
| Table 3-11 Recommended I/O Operating Conditions                                 | 49 |
| Table 3-12 Single-ended I/O DC Characteristics                                  | 50 |
| Table 3-13 Differential I/O DC Characteristics                                  | 51 |
| Table 3-14 CFU Internal Timing Parameters <sup>[1], [2]</sup>                   | 52 |
| Table 3-15 BSRAM Timing Parameters                                              | 53 |
| Table 3-16 DSP Timing Parameters                                                | 54 |
| Table 3-17 Gearbox Timing Parameters                                            | 55 |
| Table 3-18 Single-ended IO Fmax                                                 | 56 |

| Table 3-19 External Switching Characteristics                               | 56 |
|-----------------------------------------------------------------------------|----|
| Table 3-20 On-chip Oscillator Parameters                                    | 58 |
| Table 3-21 PLL Parameters                                                   | 58 |
| Table 3-22 GW1N-1/1S User Flash DC Characteristics                          | 60 |
| Table 3-23 GW1N-2/4/9 User Flash DC Characteristics(I)                      | 60 |
| Table 3-24 GW1N-2/4/9 User Flash DC Characteristics(II) <sup>[1], [4]</sup> | 60 |
| Table 3-25 GW1N-1/1S User Flash Parameters                                  | 62 |
| Table 3-26 GW1N-1P5/2/4/9 User Flash Parameters <sup>[1], [4], [5]</sup>    | 62 |
| Table 5-1 Terminology and Abbreviations                                     | 70 |

DS100-3.2.3E vii

1 General Description 1.1 Features

# 1 General Description

The GW1N series of FPGA products are the first generation products in the LittleBee® family. They offer abundant logic resources, multiple I/O standards, embedded BSRAMs, DSPs, PLLs, and built-in Flashes. They are non-volatile FPGA products featuring low power, instant-on, low-cost, enhanced security, small footprint, various packaging options, and flexible usage.

GOWINSEMI provides a new generation of FPGA hardware development environment that supports FPGA synthesis, placement & routing, bitstream generation and download, etc.

## 1.1 Features

- Lower power consumption
  - 55nm embedded flash technology
  - LV<sup>[1]</sup>: Supports 1.2V core voltage
  - UV: Supports unique power supplies for Vcc/ Vccio/ Vccx

#### Note!

GW1N-1S supports LV version only.

- Supports dynamically turning on/off the clock
- User Flash (GW1N-1, GW1N-1S)
  - NOR Flash
  - 100,000 write cycles
  - Greater than 10 years of data retention at +85°C
  - Selectable input/output data widths of 8/16/32 bits
  - Page size: 256 bytes

- Standby current: 3µA
- Page write time: 8.2ms
- User Flash (GW1N-1P5/2/4/9)
  - NOR Flash
  - 10,000 write cycles
  - Greater than 10 years of data retention at +85°C
  - Data width: 32 bits
  - Capacity in GW1N-1P5/2:
     96 Kbits
  - Capacity in GW1N-4: 256 Kbits
  - Capacity in GW1N-9: 608 Kbits
  - Page Erase Capability:2,048 bytes per page
  - Word Program Time: ≤16µs
  - Page Erase Time: ≤120ms
- Configuration Flash (GW1N-1,

DS100-3.2.3E 1(72)

1 General Description 1.1 Features

## GW1N-1S)

- NOR Flash
- 100,000 write cycles
- Greater than 10 years of data retention at +85°C
- Configuration Flash (GW1N-1P5/2/4/9)
  - NOR Flash
  - 10,000 write cycles
  - Greater than 10 years of data retention at +85°C
- Hard MIPI D-PHY RX core(GW1N-2)
  - Supports MIPI DSI and MIPI CSI-2 RX
  - IO Bank6 in CS42, CS42H, QN48H, QN88, and MG132H packages supports MIPI D-PHY RX
  - MIPI data rate up to 2Gbps per lane
  - Supports up to 4 data lanes and 1 clock lane
- GPIOs support MIPI D-PHY RX/TX
  - Supports MIPI CSI-2 and MIPI DSI RX/TX with a data rate of up to 1.2Gbps per lane

## Note!

The GPIOs of the GW1N series of FPGA products support MIPI transmission by using the MIPI IO mode, see Table 2-8 for more details.

- Multiple I/O standards
  - LVCMOS33/25/18/15/12;
     LVTTL33, SSTL33/25/18 I,
     SSTL33/25/18 II,
     SSTL15; HSTL18 I,
     HSTL18 II, HSTL15 I; PCI,
     LVDS25, RSDS, LVDS25E,
     BLVDSE, MLVDSE,

### LVPECLE, RSDSE

- Input hysteresis options
- Drive strength options
- Individual Bus Keeper, Pullup/Pull-down, and Open Drain options
- Hot socketing
- High-performance DSP blocks(GW1N-4/9)
  - High-performance digital signal processing
  - Supports 9 x 9,18 x 18,36 x 36 bit multipliers and 54-bit accumulators
  - Supports cascading of multipliers
  - Supports pipeline mode and bypass mode
  - Pre-addition operation for the filter function
  - Supports barrel shifters
- Abundant basic logic cells
  - 4-input LUTs (LUT4s)
  - Supports shift registers and shadow SRAMs
- Block SRAMs with multiple modes
  - Supports Dual Port mode, Single Port mode, and Semi-Dual Port mode
  - Supports byte-enable
- Flexible PLLs
  - Frequency adjustment (multiplication and division) and phase adjustment
  - Supports global clocks
- Built-in Flash programming
  - Instant-on
  - Supports security bit operation

DS100-3.2.3E 2(72)

1 General Description 1.1

- Supports AUTO BOOT and DUAL BOOT
- Configuration
  - JTAG configuration
  - Supports background upgrade

Supports up to seven
GowinCONFIG
configuration modes:
AUTOBOOT, SSPI, MSPI,
CPU, SERIAL, DUAL
BOOT, I2C Slave

## 1.2 Product Resources

**Table 1-1 Product Resources** 

| Device                                   | GW1N-1                        | GW1N-1P5       | GW1N-2           | GW1N-4                         | GW1N-9 | GW1N-1S |
|------------------------------------------|-------------------------------|----------------|------------------|--------------------------------|--------|---------|
| LUT4s                                    | 1,152                         | 1,584          | 2,304            | 4,608                          | 8,640  | 1,152   |
| Flip-Flops (FFs)                         | 864                           | 1,584          | 2,016            | 3,456                          | 6,480  | 864     |
| Shadow<br>SRAM(SSRAM)<br>Capacity (bits) | 0                             | 12K            | 18K              | 0                              | 16K    | 0       |
| Block<br>SRAM(BSRAM)<br>Capacity(bits)   | 72K                           | 72K            | 72K              | 180K                           | 468K   | 72K     |
| Number of<br>BSRAMs                      | 4                             | 4              | 4                | 10                             | 26     | 4       |
| User Flash(bits)                         | 96K                           | 96K            | 96K              | 256K                           | 608K   | 96K     |
| Multipliers(18 x 18 Multipliers)         | 0                             | 0              | 0                | 16                             | 20     | 0       |
| PLLs                                     | 1                             | 1              | 1                | 2                              | 2      | 1       |
| I/O Banks                                | 4                             | 6              | 6 <sup>[2]</sup> | 4                              | 4      | 3       |
| Maximum GPIOs                            | 120                           | 125            | 125              | 218                            | 276    | 44      |
| Core Voltage (LV Version)                | 1.2V                          | 1.2V           | 1.2V             | 1.2V                           | 1.2V   | 1.2V    |
| Core Voltage (UV<br>Version)             | 1.8V/2.5V/3.3V <sup>[1]</sup> | 1.8V/2.5V/3.3V |                  | 1.8V <sup>[3]</sup> /2.5V/3.3V |        | _       |

## Note!

- [1] For the GW1N-1 device, only the LQ100X package supports the UV version at present.
- [2] The GW1N-2 device in the CS42/QN48H/MG132H/QN88/CS42H packages has seven IO banks.
- [3] For UV version GW1N-4/GW1N-9 devices, if V<sub>CC</sub> and V<sub>CCX</sub> share a pin in a package, the V<sub>CCX</sub> range (2.5V~3.3V) of GW1N-4/GW1N-9 will limit the V<sub>CC</sub> range to 2.5 V~3.3V, in this case V<sub>CC</sub> does not support 1.8V.

DS100-3.2.3E 3(72)

1 General Description 1.3 Package Information

## 1.3 Package Information

Table 1-2 Device-Package Combinations, Maximum User I/Os, and (True LVDS Pairs)

| Package | Pitch(mm) | Size(mm)  | GW1N-1S | GW1N-1 | GW1N-1P5 | GW1N-2   | GW1N-4   | GW1N-9   |
|---------|-----------|-----------|---------|--------|----------|----------|----------|----------|
| CM64    | 0.5       | 4.1 x 4.1 | -       | -      | -        |          | _        | 55 (16)  |
| CS100H  | 0.4       | 4 x 4     | -       | -      | -        | 79 (21)  | _        | -        |
| CS30    | 0.4       | 2.3 x 2.2 | -       | 24     | -        | -        | _        | -        |
| CS42    | 0.4       | 2.4 x 2.9 | _       | _      | _        | 24 (7)   | _        | -        |
| CS42H   | 0.4       | 2.4 x 2.9 | -       | -      | -        | 21 (3)   | -        | -        |
| CS72    | 0.4       | 3.6 x 3.3 | -       | -      | -        | -        | 58 (19)  | -        |
| CS81M   | 0.4       | 4.1 x 4.1 | -       | -      | -        | _        | -        | 55 (15)  |
| EQ144   | 0.5       | 20 x 20   | -       | -      | -        | -        | -        | 121 (28) |
| EQ176   | 0.4       | 20 x 20   | -       | -      | -        | -        | _        | 148 (37) |
| FN32    | 0.4       | 4 x 4     | -       | -      | -        |          | -        | -        |
| LQ100   | 0.5       | 14 x 14   | -       | -      | 80 (16)  | 80 (15)  | 80 (13)  | 80 (20)  |
| LQ100X  | 0.5       | 14 x 14   | -       | -      | 80 (16)  | 80 (15)  | -        | -        |
| LQ144   | 0.5       | 20 x 20   | -       | -      | -        | 113 (28) | 120 (22) | 121 (28) |
| LQ144F  | 0.5       | 20 x 20   | -       | -      | -        | 115 (27) | -        | -        |
| LQ144X  | 0.5       | 20 x 20   | -       | -      | -        | 113 (28) | -        | -        |
| LQ176   | 0.4       | 20 x 20   | -       | -      | -        | -        | -        | 147 (37) |
| MG100   | 0.5       | 5 x 5     | -       | -      | -        | -        | -        | 87 (25)  |
| MG100T  | 0.5       | 5 x 5     | -       | -      | -        | -        | -        | 87 (17)  |
| MG121   | 0.5       | 6 x 6     | -       | -      | -        | 100 (28) | -        | -        |
| MG121X  | 0.5       | 6 x 6     | -       | -      | -        | 100 (28) | _        | -        |
| MG132   | 0.5       | 8 x 8     | -       | -      | -        | 104 (29) | _        | -        |
| MG132H  | 0.5       | 8 x 8     | -       | -      | -        | 95 (29)  | _        | -        |
| MG132X  | 0.5       | 8 x 8     | -       | -      | -        | 104 (29) | 105 (23) | -        |
| MG160   | 0.5       | 8 x 8     |         | -      | -        | -        | 132 (25) | 132 (38) |
| MG196   | 0.5       | 8 x 8     | -       | -      | -        | -        | _        | 113 (35) |
| MG49    | 0.5       | 3.8 x 3.8 | -       | -      | -        | 42 (11)  | _        | -        |
| PG256   | 1.0       | 17 x 17   | -       | -      | -        | -        | 208 (32) | 208 (36) |
| PG256M  | 1.0       | 17 x 17   | -       | -      | -        | -        | 208 (32) | -        |

DS100-3.2.3E 4(72)

1 General Description 1.3 Package Information

| Package | Pitch(mm) | Size(mm) | GW1N-1S | GW1N-1 | GW1N-1P5 | GW1N-2  | GW1N-4   | GW1N-9   |
|---------|-----------|----------|---------|--------|----------|---------|----------|----------|
| QN32    | 0.5       | 5 x 5    | -       | -      | -        | 21 (1)  | 24 (3)   | -        |
| QN32X   | 0.5       | 5 x 5    | -       | -      | -        | 21 (1)  | -        | -        |
| QN48    | 0.4       | 6 x 6    | -       | -      | -        | 41 (12) | 40 (9)   | 40 (12)  |
| QN48F   | 0.4       | 6 x 6    | -       | -      | -        | -       | -        | 40 (11)  |
| QN48H   | 0.4       | 6 x 6    | -       | -      | -        | 31 (8)  | -        | -        |
| QN48X   | 0.5       | 7 x 7    | -       | -      | 39 (10)  | -       | -        | -        |
| QN48XF  | 0.5       | 7 x 7    | -       | -      | 40 (11)  | -       | -        | -        |
| QN88    | 0.4       | 10 x 10  | -       | -      | -        | 58 (17) | 71 (11)  | 71 (19)  |
| UG169   | 0.8       | 11 x 11  |         |        | -        | -       | 129 (27) | 129 (38) |
| UG256   | 0.8       | 14 x 14  | -       | -      | -        | -       | _        | 207 (36) |
| UG332   | 0.8       | 17 x 17  |         | -      | -        | -       | -        | 274 (43) |

#### Note!

- JTAGSEL\_N and JTAG pins cannot be used as GPIOs simultaneously. However, when mode [2:0] = 001, the JTAGSEL\_N pin is always a GPIO, in other words the JTAGSEL\_N pin and the four JTAG pins (TCK, TMS, TDI, TDO) can be used as GPIOs simultaneously. See <u>UG103</u>, <u>GW1N</u> series of <u>FPGA Products Package and Pinout</u> for more details.
- The package types in this manual are referred to by abbreviations, see <u>4.1 Part Naming</u> for more information.
- GW1N-1 CS30 only supports SSPI mode.

# Table1-3 Configuration Modes Supported by Different Packages(GW1N-1P5, GW1N2)

| Device                | Package                                                    | Mode[2:0] | Configuration<br>Mode | Notes |
|-----------------------|------------------------------------------------------------|-----------|-----------------------|-------|
| GW1N-2 <sup>[1]</sup> | QN32<br>CS42<br>LQ100<br>LQ144<br>LQ144F<br>MG121<br>MG132 | 000       | JTAG<br>Autoboot      | _     |

DS100-3.2.3E 5(72)

1 General Description 1.3 Package Information

| Device   | Package                                                        | Mode[2:0] | Configuration<br>Mode                                         | Notes                                                                                                                                                                                             |
|----------|----------------------------------------------------------------|-----------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | LQ100X<br>LQ144X<br>MG121X<br>MG132X<br>MG49<br>QN32X<br>CS42H | 100       | JTAG<br>I <sup>2</sup> C<br>Autoboot                          | When I <sup>2</sup> C is supported, the SDA and SCL pins need to be pulled up externally. When Mode[2,0] is configured as 100 and Autoboot is used, the SDA pin needs to be pulled up externally. |
|          | QN48<br>QN48H                                                  | 00X       | JTAG<br>Autoboot<br>SSPI                                      | _                                                                                                                                                                                                 |
|          | MG132H<br>CS100H                                               | X0X       | JTAG<br>I <sup>2</sup> C<br>Autoboot<br>SSPI                  | When I <sup>2</sup> C is supported, the SDA and SCL pins need to be pulled up externally. When Mode[2,0] is configured as 100 and Autoboot is used, the SDA pin needs to be pulled up externally. |
|          | QN88                                                           | xxx       | JTAG I <sup>2</sup> C Autoboot SSPI MSPI DUAL BOOT SERIAL CPU | _                                                                                                                                                                                                 |
| GW1N-1P5 | LQ100X<br>QN48X                                                | 100       | JTAG<br>I <sup>2</sup> C<br>Autoboot                          | When I <sup>2</sup> C is supported, the SDA and SCL pins need to be pulled up externally. When Mode[2,0] is configured as 100 and Autoboot is used, the SDA pin needs to be pulled up externally. |
|          | LQ100<br>QN48XF                                                | 000       | JTAG<br>Autoboot                                              | _                                                                                                                                                                                                 |

## Note!

DS100-3.2.3E 6(72)

<sup>&</sup>lt;sup>[1]</sup> For the GW1N-2 device, if its MODE[2] value is fixed to 1, its loading frequency can only be 2.5MHz.

2 Architecture 2.1 Architecture Overview

# 2 Architecture

## 2.1 Architecture Overview

Figure 2-1 Architecture Overview of GW1N-9



DS100-3.2.3E 7(72)

2 Architecture 2.1 Architecture Overview

Figure 2-2 Architecture Overview of GW1N-4



Figure 2-3 Architecture Overview of GW1N-1



DS100-3.2.3E 8(72)

2 Architecture 2.1 Architecture Overview



Figure 2-4 Architecture Overview of GW1N-2

As shown in Figure 2-1 to Figure 2-3, the core of the FPGA is an array of logic cells surrounded by IO blocks. Besides, BSRAMs, DSP blocks, PLLs, an on-chip oscillator, and Flash resources that support instant-on are provided. As shown in Figure 2-4, the GW1N-2 device is further embedded with a hard MIPI D-PHY RX core compared with other GW1N devices. See Table 1-1 for more information on the resources provided.

The Configurable Function Unit (CFU) and the Configurable Logic Unit (CLU) are the two kinds of basic logic blocks that form the core of Gowin FPGAs. Devices with different capacities have different numbers of rows and columns of CFUs/CLUs. The CFU can be configured into LUT4 mode, ALU mode, and memory mode. For more information, see <a href="2.2">2.2</a> Configurable Function Units.

The I/O resources in the GW1N series of FPGA products are arranged around the periphery of the devices in groups referred to as banks. The I/O resources support multiple I/O standards and can be used for regular mode, SDR mode, and generic DDR mode. For more information, see <u>2.3 Input/Output Blocks</u>.

BSRAMs are embedded as a row in the GW1N series of FPGA products. Each BSRAM has a capacity of 18 Kbits and supports multiple configuration modes and operation modes. For more information, see <u>2.4 Block SRAM</u>.

GW1N-1/1S/1P5/2, GW1N-4, and GW1N-9 feature embedded Flash resources with capacities of 1 Mbits, 2 Mbits, and 4 Mbits respectively. The Flash memory resources consist of configuration Flash resources and user Flash resources. Configuration Flash resources are used for internal Flash programming, see <a href="2.12 Programming & Configuration">2.12 Programming & Configuration</a> for more information. User Flash resources are used for user storage, see <a href="2.5 User Flash(GW1N-1/1S)">2.5 User Flash(GW1N-1/1S)</a> and <a href="2.6 User Flash(GW1N-1P5/2/4/9">2.6 User Flash(GW1N-1P5/2/4/9</a>) for more information.

DS100-3.2.3E 9(72)

GW1N-4 and GW1N-9 provide DSP blocks. Each DSP block contains two macros, and each macro contains two pre-adders, two 18 x 18 bit multipliers, and one three-input ALU. For more information, see <u>2.7 Digital Signal Processing</u>.

#### Note!

GW1N-1, GW1N-2, and GW1N-1S do not support DSP resources currently.

The GW1N series of FPGA products have embedded PLL resources. PLL blocks provide the ability to synthesize clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be realized by the configuration of parameters. In addition, an programmable on-chip oscillator is provided, see <u>2.9 Clock</u> and <u>2.13 On-chip Oscillator</u> for more information.

The GW1N-2 device contains a hard MIPI D-PHY RX core, see <u>2.8 MIPI D-PHY</u> for more information.

There are also abundant Configurable Routing Units (CRUs) that interconnect all the resources within the FPGA. For example, routing resources distributed in CFUs and IOBs interconnect resources in them. Routing resources can be automatically generated by the Gowin software. In addition, the GW1N series of FPGA products also provide abundant dedicated clock resources, long wires (LWs), global set/reset (GSR) resources, programming options, etc. For more information, see <u>2.9 Clock</u>, <u>2.10 Long Wires</u>, and <u>2.11 Global Set/Reset</u>.

## 2.2 Configurable Function Units

Configurable Function Units (CFUs) and/or Configurable Logic Units (CLUs) are the basic cells that make up the core of Gowin FPGAs. Each basic cell consists of four Configurable Logic Sections (CLSs) and their routing resource Configurable Routing Units (CRUs), with three of the CLSs each containing two 4-input LUTs and two registers, and the remaining one only containing two 4-input LUTs, as shown in Figure 2-5.

The CLSs in the CLUs cannot be configured as SRAMs, but can be configured as basic LUTs, ALUs, and ROMs. The CLSs in the CFUs can be configured as basic LUTs, ALUs, SRAMs, and ROMs according to application scenarios.

For more information on the CFUs, see <u>UG288, Gowin Configurable</u> Function Unit (CFU) User Guide.

DS100-3.2.3E 10(72)

Carry to Right CFU CFU REG/ SREG LUT CLS3 REG/ LUT SREG LUT REG CLS2 REG LUT CRU LUT REG CLS1 LUT REG LUT REG CLS<sub>0</sub> LUT REG Carry from left CFU

Figure 2-5 CFU Structure View

#### Note!

- The SREGs need special patch support. Please contact Gowin's technical support or local office for this patch.
- Only GW1N-1P5 and GW1N-2 support the REGs in CLS3 currently, and the CLK, CE, and SR of CLS3 and CLS2 are driven by the same source.

## 2.3 Input/Output Blocks

The Input/Output Block (IOB) in the GW1N series of FPGA products consists a buffer pair, IO logic, and corresponding routing units. As shown in Figure 2-6, each IOB connects to two pins (marked as A and B), which

DS100-3.2.3E 11(72)

can be used as a differential pair or as two single-ended inputs/outputs.

Figure 2-6 IOB Structure View



The features of the IOB include:

- V<sub>CCIO</sub> supplied with each bank
- LVCMOS, PCI, LVTTL, LVDS, SSTL, HSTL, etc.
- Input hysteresis options
- Drive strength options
- Individual Bus Keeper, Pull-up/Pull-down, and Open Drain options
- Hot socketing
- IO logic supports basic mode, SDR mode, DDR mode, etc.

#### Note!

- The GPIOs of the GW1N series of FPGA products support MIPI transmission by using the MIPI IO mode, see Table 2-8 for more details.
- GW1N-1 and GW1N-1S do not support true LVDS output.
- 2.3.1~ 2.3.4 describe I/O standards, true LVDS design, I/O logic, and I/O logic modes. For more information about the IOB, please refer to <u>UG289,Gowin Programmable IO (GPIO) User Guide</u>.

## 2.3.1 I/O Standards

Each Bank has its own I/O power supply Vccio.

To support SSTL, HSTL, etc., each bank also has one independent voltage source ( $V_{REF}$ ) as the reference voltage. You can choose to use the internal  $V_{REF}$  (0.5 x  $V_{CCIO}$ ) or the external  $V_{REF}$  input via any IO from the bank.

There are four IO banks in the GW1N-1/4 devices, as shown in Figure 2-7.

DS100-3.2.3E 12(72)

Figure 2-7 I/O Bank Distribution View of GW1N-1/4



There are three IO banks in the GW1N-1S device, as shown in Figure 2-8.

Figure 2-8 I/O Bank Distribution View of GW1N-1S



There are six IO banks in the GW1N-1P5 device, as shown in Figure 2-9.

Figure 2-9 I/O Bank Distribution View of GW1N-1P5



There are six banks in the GW1N-2 device, while in the case of GW1N-2 in the CS42, QN48H, MG132H, QN88, and CS42H packages,

DS100-3.2.3E 13(72)

there are seven banks, of which Bank6 is a dedicated MIPI Bank, of which Bank6<sup>[1]</sup> is a dedicated MIPI Bank for MIPI D-PHY RX, as shown in Figure 2-10.

#### Note!

<sup>[1]</sup> If the MIPI function is not used, the pins of Bank6 can be left floating. Bank6 can also be used for differential inputs (with common mode voltage  $\leq$  0.5V) by bypassing the MIPI logic.

Figure 2-10 I/O Bank Distribution View of GW1N-2





There are four IO banks in the GW1N-9 device, as shown in Figure 2-11.

Figure 2-11 I/O Bank Distribution View of GW1N-9



The GW1N series of FPGA products support LV version and UV version, except for GW1N-1S, which only support only LV version.

The LV version devices support 1.2V  $V_{CC}$  for low power consumption.  $V_{CCIO}$  can be set to 1.2V, 1.5V, 1.8V, 2.5V, or 3.3V as needed. GW1N-1S does not support  $V_{CCX}$ , while other devices support 2.5V or 3.3V  $V_{CCX}$ .

The UV version devices support 1.8V, 2.5V, and 3.3V V<sub>CC</sub>, and a linear voltage regulator is integrated to facilitate a single power supply.

DS100-3.2.3E 14(72)

The GPIOs of the GW1N series of FPGA products support MIPI IO mode, see Table 2-8 for more information.

#### Note!

- During configuration, all GPIOs of the device are high-impedance with internal weak pull-ups. After the configuration is complete, the I/O states are controlled by user programs and constraints. The states of configuration-related I/Os differ depending on the configuration mode.
- For the recommended operating conditions of different devices, please refer to 3.1 Operating Conditions.
- When the I/Os of Bank0/Bank1 of GW1N-1S are used as MIPI input, V<sub>CCIO0</sub>/ V<sub>CCIO1</sub> need to be supplied with a 1.2V power supply.
- When the I/Os of Bank0/Bank3/Bank4/Bank5 of GW1N-2/GW1N-1P5 are used as MIPI output, Vccioo/Vccio3/Vccio4/Vccio5 need to be supplied with a 1.2V power supply.
- When the I/Os of Bank2 of GW1N-2/GW1N-1P5 are used as MIPI input, V<sub>CCIO2</sub> needs to be supplied with a 1.2V power supply.
- When the I/Os of Bank0 of GW1N-9 are used as MIPI input, V<sub>CCIO0</sub> needs to be supplied with a 1.2V power supply.
- When the I/Os in Bank2 of GW1N-9 are used as MIPI output, V<sub>CCIO2</sub> needs to be supplied with a 1.2V power supply.
- The I/O power supply restrictions for Bank0/Bank1/Bank3 in GW1N-9(For the C version of the GW1N-9 device, there are no such power supply restrictions):
  - When  $V_{\text{CCIO0}}$  is greater than or equal to 1.8V,  $V_{\text{CCIO1}}$  and  $V_{\text{CCIO3}}$  support 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V.
  - When V<sub>CClO0</sub> is 1.5V, V<sub>CClO1</sub> and V<sub>CClO3</sub> support 1.2V, 1.5V, 1.8V, and 2.5V.
  - When  $V_{CCIO0}$  is 1.2V,  $V_{CCIO1}$  and  $V_{CCIO3}$  support 1.2V, 1.5V, and 1.8V.

DS100-3.2.3E 15(72)

For the  $V_{\text{CCIO}}$  requirements of different I/O standards, see Table 2-1 and Table 2-2.

Table 2-1 Output I/O Standards and Configuration Options

| I/O Type (output)       | Single-<br>ended/Different<br>ial | Bank Vccio(V) | Drive Strength (mA) | Typical Applications                                    |
|-------------------------|-----------------------------------|---------------|---------------------|---------------------------------------------------------|
| MIPI <sup>[1]</sup>     | Differential(TLV DS)              | 1.2           | 3.5                 | Mobile Industry<br>Processor Interface                  |
| LVDS25 <sup>[2]</sup>   | Differential(TLV DS)              | 2.5/3.3       | 3.5/2.5/2/1.25      | High-speed point-<br>to-point data<br>transmission      |
| RSDS <sup>[2]</sup>     | Differential(TLV DS)              | 2.5/3.3       | 2                   | High-speed point-<br>to-point data<br>transmission      |
| MINILVDS <sup>[2]</sup> | Differential(TLV<br>DS)           | 2.5/3.3       | 2                   | LCD timing driver interface and column driver interface |
| PPLVDS <sup>[2]</sup>   | Differential(TLV DS)              | 2.5/3.3       | 1.25/2.0/2.5/3.5    | LCD row/column driver                                   |
| LVDS25E                 | Differential                      | 2.5           | 8                   | High-speed point-<br>to-point data<br>transmission      |
| BLVDS25E                | Differential                      | 2.5           | 16                  | Multi-point high-<br>speed data<br>transmission         |
| MLVDS25E                | Differential                      | 2.5           | 16                  | LCD timing driver interface and column driver interface |
| RSDS25E                 | Differential                      | 2.5           | 8                   | High-speed point-<br>to-point data<br>transmission      |
| LVPECL33E               | Differential                      | 3.3           | 16                  | Universal interface                                     |
| HSTL18D_I               | Differential                      | 1.8           | 8                   | Memory interface                                        |
| HSTL18D_II              | Differential                      | 1.8           | 8                   | Memory interface                                        |
| HSTL15D_I               | Differential                      | 1.5           | 8                   | Memory interface                                        |
| SSTL15D                 | Differential                      | 1.5           | 8                   | Memory interface                                        |
| SSTL18D_I               | Differential                      | 1.8           | 8                   | Memory interface                                        |
| SSTL18D_II              | Differential                      | 1.8           | 8                   | Memory interface                                        |
| SSTL25D_I               | Differential                      | 2.5           | 8                   | Memory interface                                        |
| SSTL25D_II              | Differential                      | 2.5           | 8                   | Memory interface                                        |

DS100-3.2.3E 16(72)

| I/O Type (output)    | Single-<br>ended/Different<br>ial | Bank Vccio(V) | Drive Strength (mA)         | Typical Applications   |
|----------------------|-----------------------------------|---------------|-----------------------------|------------------------|
| SSTL33D_I            | Differential                      | 3.3           | 8                           | Memory interface       |
| SSTL33D_II           | Differential                      | 3.3           | 8                           | Memory interface       |
| LVCMOS12D            | Differential                      | 1.2           | 4/8                         | Universal interface    |
| LVCMOS15D            | Differential                      | 1.5           | 4/8                         | Universal interface    |
| LVCMOS18D            | Differential                      | 1.8           | 4/8/12                      | Universal interface    |
| LVCMOS25D            | Differential                      | 2.5           | 4/8/12/16                   | Universal interface    |
| LVCMOS33D            | Differential                      | 3.3           | 4/8/12/16/24 <sup>[3]</sup> | Universal interface    |
| HSTL15_I             | Single-ended                      | 1.5           | 8                           | Memory interface       |
| HSTL18_I             | Single-ended                      | 1.8           | 8                           | Memory interface       |
| HSTL18_II            | Single-ended                      | 1.8           | 8                           | Memory interface       |
| SSTL15               | Single-ended                      | 1.5           | 8                           | Memory interface       |
| SSTL18_I             | Single-ended                      | 1.8           | 8                           | Memory interface       |
| SSTL18_II            | Single-ended                      | 1.8           | 8                           | Memory interface       |
| SSTL25_I             | Single-ended                      | 2.5           | 8                           | Memory interface       |
| SSTL25_II            | Single-ended                      | 2.5           | 8                           | Memory interface       |
| SSTL33_I             | Single-ended                      | 3.3           | 8                           | Memory interface       |
| SSTL33_II            | Single-ended                      | 3.3           | 8                           | Memory interface       |
| LVCMOS12             | Single-ended                      | 1.2           | 4/8                         | Universal interface    |
| LVCMOS15             | Single-ended                      | 1.5           | 4/8                         | Universal interface    |
| LVCMOS18             | Single-ended                      | 1.8           | 4/8/12                      | Universal interface    |
| LVCMOS25             | Single-ended                      | 2.5           | 4/8/12/16                   | Universal interface    |
| LVCMOS33/<br>LVTTL33 | Single-ended                      | 3.3           | 4/8/12/16/24 <sup>[3]</sup> | Universal interface    |
| PCI33                | Single-ended                      | 3.3           | 4/8                         | PC and embedded system |

## Note!

- [1] Bank0/Bank3/Bank4/Bank5 of GW1N-2/GW1N-1P5 and Bank2 of GW1N-9 support MIPI I/O output.
- [2] GW1N-1/GW1N-1S do not support this I/O type.
- [3] GW1N-1P5 and GW1N-2 do not support 24mA.

DS100-3.2.3E 17(72)

Table 2-2 Input I/O Standards and Configuration Options

| I/O Type(input)         | Single-<br>ended/Differential | Bank V <sub>CCIO</sub> (V)               | Hysteresis Options Supported? | V <sub>REF</sub><br>Required? |
|-------------------------|-------------------------------|------------------------------------------|-------------------------------|-------------------------------|
| MIPI <sup>[1]</sup>     | Differential(TLVD<br>S)       | 1.2                                      | No                            | No                            |
| LVDS25 <sup>[2]</sup>   | Differential(TLVD<br>S)       | 2.5/3.3                                  | No                            | No                            |
| RSDS <sup>[2]</sup>     | Differential(TLVD<br>S)       | 2.5/3.3                                  | No                            | No                            |
| MINILVDS <sup>[2]</sup> | Differential(TLVD S)          | 2.5/3.3                                  | No                            | No                            |
| PPLVDS <sup>[2]</sup>   | Differential(TLVD S)          | 2.5/3.3                                  | No                            | No                            |
| LVDS25E                 | Differential                  | 2.5/3.3                                  | No                            | No                            |
| BLVDS25E                | Differential                  | 2.5/3.3                                  | No                            | No                            |
| MLVDS25E                | Differential                  | 2.5/3.3                                  | No                            | No                            |
| RSDS25E                 | Differential                  | 2.5/3.3                                  | No                            | No                            |
| LVPECL33E               | Differential                  | 3.3                                      | No                            | No                            |
| HSTL18D_I               | Differential                  | 1.8/2.5/3.3                              | No                            | No                            |
| HSTL18D_II              | Differential                  | 1.8/2.5/3.3                              | No                            | No                            |
| HSTL15D_I               | Differential                  | 1.5/1.8/2.5/3.3                          | No                            | No                            |
| SSTL15D                 | Differential                  | 1.5/1.8/2.5/3.3                          | No                            | No                            |
| SSTL18D_I               | Differential                  | 1.8/2.5/3.3                              | No                            | No                            |
| SSTL18D_II              | Differential                  | 1.8/2.5/3.3                              | No                            | No                            |
| SSTL25D_I               | Differential                  | 2.5/3.3                                  | No                            | No                            |
| SSTL25D_II              | Differential                  | 2.5/3.3                                  | No                            | No                            |
| SSTL33D_I               | Differential                  | 3.3                                      | No                            | No                            |
| SSTL33D_II              | Differential                  | 3.3                                      | No                            | No                            |
| LVCMOS12D               | Differential                  | 1.2/1.5/1.8/2.5/3.3                      | No                            | No                            |
| LVCMOS15D               | Differential                  | 1.5/1.8/2.5/3.3                          | No                            | No                            |
| LVCMOS18D               | Differential                  | 1.8/2.5/3.3                              | No                            | No                            |
| LVCMOS25D               | Differential                  | 2.5/3.3                                  | No                            | No                            |
| LVCMOS33D               | Differential                  | 3.3                                      | No                            | No                            |
| HSTL15_I                | Single-ended                  | 1.5 or<br>1.5/1.8/2.5/3.3 <sup>[3]</sup> | No                            | Yes                           |
| HSTL18_I                | Single-ended                  | 1.8 or 1.8/2.5/3.3 <sup>[4]</sup>        | No                            | Yes                           |
| HSTL18_II               | Single-ended                  | 1.8 or 1.8/2.5/3.3 <sup>[4]</sup>        | No                            | Yes                           |

DS100-3.2.3E 18(72)

| I/O Type(input)      | Single-<br>ended/Differential | Bank Vccio(V)                            | Hysteresis Options Supported? | V <sub>REF</sub><br>Required? |
|----------------------|-------------------------------|------------------------------------------|-------------------------------|-------------------------------|
| SSTL15               | Single-ended                  | 1.5 or<br>1.5/1.8/2.5/3.3 <sup>[3]</sup> | No                            | Yes                           |
| SSTL18_I             | Single-ended                  | 1.8 or 1.8/2.5/3.3 <sup>[4]</sup>        | No                            | Yes                           |
| SSTL18_II            | Single-ended                  | 1.8 or 1.8/2.5/3.3 <sup>[4]</sup>        | No                            | Yes                           |
| SSTL25_I             | Single-ended                  | 2.5 or 2.5/3.3 <sup>[5]</sup>            | No                            | Yes                           |
| SSTL25_II            | Single-ended                  | 2.5 or 2.5/3.3 <sup>[5]</sup>            | No                            | Yes                           |
| SSTL33_I             | Single-ended                  | 3.3                                      | No                            | Yes                           |
| SSTL33_II            | Single-ended                  | 3.3                                      | No                            | Yes                           |
| LVCMOS12             | Single-ended                  | 1.2/1.5/1.8/2.5/3.3                      | Yes                           | No                            |
| LVCMOS15             | Single-ended                  | 1.2/1.5/1.8/2.5/3.3                      | Yes                           | No                            |
| LVCMOS18             | Single-ended                  | 1.2/1.5/1.8/2.5/3.3                      | Yes                           | No                            |
| LVCMOS25             | Single-ended                  | 1.2/1.5/1.8/2.5/3.3                      | Yes                           | No                            |
| LVCMOS33/<br>LVTTL33 | Single-ended                  | 1.2/1.5/1.8/2.5/3.3                      | Yes                           | No                            |
| PCI33                | Single-ended                  | 3.3                                      | Yes                           | No                            |
| LVCMOS33OD25         | Single-ended                  | 2.5                                      | No                            | No                            |
| LVCMOS33OD18         | Single-ended                  | 1.8                                      | No                            | No                            |
| LVCMOS33OD15         | Single-ended                  | 1.5                                      | No                            | No                            |
| LVCMOS250D18         | Single-ended                  | 1.8                                      | No                            | No                            |
| LVCMOS250D15         | Single-ended                  | 1.5                                      | No                            | No                            |
| LVCMOS180D15         | Single-ended                  | 1.5                                      | No                            | No                            |
| LVCMOS150D12         | Single-ended                  | 1.2                                      | No                            | No                            |
| LVCMOS25UD33         | Single-ended                  | 3.3                                      | No                            | No                            |
| LVCMOS18UD25         | Single-ended                  | 2.5                                      | No                            | No                            |
| LVCMOS18UD33         | Single-ended                  | 3.3                                      | No                            | No                            |
| LVCMOS15UD18         | Single-ended                  | 1.8                                      | No                            | No                            |
| LVCMOS15UD25         | Single-ended                  | 2.5                                      | No                            | No                            |
| LVCMOS15UD33         | Single-ended                  | 3.3                                      | No                            | No                            |
| LVCMOS12UD15         | Single-ended                  | 1.5                                      | No                            | No                            |
| LVCMOS12UD18         | Single-ended                  | 1.8                                      | No                            | No                            |
| LVCMOS12UD25         | Single-ended                  | 2.5                                      | No                            | No                            |
| LVCMOS12UD33         | Single-ended                  | 3.3                                      | No                            | No                            |

Note!

DS100-3.2.3E 19(72)

• [1] Bank2 of GW1N-2/GW1N-1P5, Bank6 (Hard core) of GW1N-2, Bank0 of GW1N-9, and Bank0/ Bank1 of GW1N-1S support MIPI I/O input.

- [2] GW1N-1S does not support this I/O type.
- [3] When V<sub>REF</sub> is INTERNAL, V<sub>CCIO</sub> of this I/O type is 1.5V; when V<sub>REF</sub> is VREF1\_LOAD, V<sub>CCIO</sub> of this I/O type is 1.5V/1.8V/2.5V/3.3V.
- [4] When V<sub>REF</sub> is INTERNAL, V<sub>CCIO</sub> of this I/O type is 1.8V; when V<sub>REF</sub> is VREF1\_LOAD, V<sub>CCIO</sub> of this I/O type is 1.8V/2.5V/3.3V.
- [5] When V<sub>REF</sub> is INTERNAL, V<sub>CCIO</sub> of this I/O type is 2.5V; when V<sub>REF</sub> is VREF1\_LOAD, V<sub>CCIO</sub> of this I/O type is 2.5V/3.3V.

## 2.3.2 True LVDS Design

The GW1N series of FPGA products (except GW1N-1/GW1N-1S) support true LVDS output. In addition, the GW1N series of FPGA products support LVDS25E, MLVDS25E, BLVDS25E, etc.

For more information about true LVDS, see <u>UG174, GW1N-1P5</u> <u>Pinout, UG171, GW1N-2 Pinout, UG105, GW1N-4 Pinout, and UG114, GW1N-9 Pinout.</u>

True LVDS input needs a  $100\Omega$  termination resistor, see Figure 2-12 for the reference design. Specific banks of the GW1N series of FPGA products support programmable on-chip  $100\Omega$  input differential termination resistors, see <u>UG289</u>, <u>Gowin Programable IO User Guide</u>.

Figure 2-12 True LVDS Design



For information about termination for LVDS25E, MLVDS25E, and BLVDS25E, please refer to UG289, Gowin Programmable IO User Guide.

## 2.3.3 I/O Logic

Figure 2-13 shows the I/O logic input and output of the GW1N series

DS100-3.2.3E 20(72)

## of FPGA products.

Figure 2-13 I/O Logic Input and Output



**Table 2-3 Port Descsription** 

| Port                             | I/O    | Description                                                                                                                                                                                                          |  |
|----------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CI <sup>[1]</sup>                | Input  | GCLK input signal.  For the number of GCLK input signals, please refer to UG107, GW1N-1 Pinout, UG169, GW1N-1S Pinout, UG171, GW1N-2 Pinout, UG174, GW1N-1P5 Pinout, UG105, GW1N-4 Pinout, and UG114, GW1N-9 Pinout. |  |
| DI                               | Input  | IO port low-speed input signal input into the fabric directly.                                                                                                                                                       |  |
| Q                                | Output | IREG output signal in the SDR module.                                                                                                                                                                                |  |
| Q <sub>0</sub> -Q <sub>n-1</sub> | Output | IDES output signal in the DDR module.                                                                                                                                                                                |  |

## Note!

When CI is used as GCLK input, DI, Q, and Q0-Qn-1 cannot be used as I/O input and output.

Descriptions of the I/O logic modules of the GW1N series of FPGA products are presented below.

DS100-3.2.3E 21(72)

#### **IODELAY**

See Figure 2-14 for an overview of the IODELAY module. Each I/O of the GW1N series of FPGA products has an IODELAY module, providing a total of 128(0~127) steps of delay, with one step of delay time being about 30 ps.

Figure 2-14 IODELAY Diagram



There are two ways to control the delay:

- Static control.
- Dynamic control: can be used with the IEM module to adjust the dynamic sampling window. The IODELAY module cannot be used for both input and output at the same time

## I/O Register

See Figure 2-15 for the I/O register in the GW1N series of FPGA products. Each I/O provides one input register (IREG), one output register (OREG), and one tristate register (TRIREG).

Figure 2-15 I/O Register Diagram



### Note!

- CE can be programmed as either active low (0: enable) or active high (1: enable).
- CLK can be programmed as either rising edge triggering or falling edge triggering.
- SR can be programmed as either synchronous/asynchronous SET/RESET or disabled.
- The register can be programmed as a register or a latch.

#### **IEM**

The IEM(Input Edge Monitor) module is used to sample data edges and is used in generic DDR mode, as shown in Figure 2-16.

DS100-3.2.3E 22(72)

2 Architecture 2.4 Block SRAM

Figure 2-16 IEM Diagram



DES

The GW1N series of FPGA products provide a simple deserializer(DES) for input I/O logic to support advanced I/O protocols.

**SER** 

The GW1N series of FPGA products provide a simple serializer(SER) for output I/O logic to support advanced I/O protocols.

## 2.3.4 I/O Logic Modes

The I/O Logic of the GW1N series of FPGA products supports several operation modes. In each operation mode, the I/O (or I/O differential pair) can be configured as output, input, INOUT or tristate output (output signal with tristate control).

All pins of GW1N-1S and GW1N-9 support I/O logic. The pins of GW1N-1(except IOL6(A, B,C....J) and IOR6(A,B,C....J)) support IO logic. The pins of GW1N-4(except IOL10(A, B,C....J) and IOR10(A,B,C....J)) support IO logic. The pins of GW1N-1P5/GW1N-2(except IOT2(A, B), IOT3A) support IO logic.

## 2.4 Block SRAM

## 2.4.1 Introduction

The GW1N series of FPGA products provide abundant block SRAM resources. These memory resources are distributed as blocks throughout the FPGA array in the form of rows. Therefore, they are called block static random access memories (BSRAMs). The capacity of each BSRAM can be up to 18,432 bits (18 Kbits). There are four operation modes: Single Port mode, Dual Port mode, Semi-Dual Port mode, and ROM mode.

An abundance of BSRAM resources provide a guarantee for the user's high-performance design. The features of BSRAMs include:

- Up to 18,432 bits per BSRAM
- Clock frequency up to 190MHz
- Supports Single Port mode
- Supports Dual Port mode
- Supports Semi-Dual Port mode
- Provides parity bits
- Supports ROM Mode

DS100-3.2.3E 23(72)

- Data widths from 1 to 36 bits
- Mixed clock mode
- Mixed data width mode
- Byte Enable function for 2-byte and above data widths
- Normal read and write
- Read-before-write
- Write-through

#### 2.4.2 Memory Configuration Modes

BSRAMs in the GW1N series of FPGA products support various data widths, see Table 2-4.

**Table 2-4 Memory Size Configuration** 

| Single Port<br>Mode | Dual Port<br>Mode <sup>[1]</sup> | Semi-Dual Port<br>Mode | ROM Mode <sup>[2]</sup> |
|---------------------|----------------------------------|------------------------|-------------------------|
| 16K x 1             | 16K x 1                          | 16K x 1                | 16K x 1                 |
| 8K x 2              | 8K x 2                           | 8K x 2                 | 8K x 2                  |
| 4K x 4              | 4K x 4                           | 4K x 4                 | 4K x 4                  |
| 2K x 8              | 2K x 8                           | 2K x 8                 | 2K x 8                  |
| 1K x 16             | 1K x 16                          | 1K x 16                | 1K x 16                 |
| 512 x 32            | -                                | 512 x 32               | 512 x 32                |
| 2K x 9              | 2K x 9                           | 2K x 9                 | 2K x 9                  |
| 1K x 18             | 1K x 18                          | 1K x 18                | 1K x 18                 |
| 512 x 36            | -                                | 512 x 36               | 512 x 36                |

#### Note!

- [1] GW1N-1S does not support dual port mode; For the GW1N-9 devices, only the C version supports dual port mode.
- [2] For the GW1N-4 devices, only the D version supports ROM mode.

#### Single Port Mode

The single port mode supports 2 read modes (bypass mode and pipeline mode) and 3 write modes (normal mode, write-through mode, and read-before-write mode). In single port mode, writing to or reading from one port at one clock edge is supported. During the write operation, the written data will be transferred to the output of the BSRAM. When the output register is bypassed, the new data will show up at the same write clock rising edge.

For more information on single port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide.

#### **Dual Port Mode**

The dual port mode supports 2 read modes (bypass mode and

DS100-3.2.3E 24(72)

pipeline mode) and 2 write modes (normal mode and write-through mode). The applicable operations are as follows:

- Two independent read operations
- Two independent write operations
- An independent read operation and an independent write operation

#### Note!

It is not recommended to perform simultaneous read access from one port and write access from the other port to the same memory address.

For more information on dual port mode, please refer to <u>UG285</u>, <u>Gowin BSRAM & SSRAM User Guide</u>.

#### Semi-Dual Port Mode

The semi-dual port mode supports 2 read modes (bypass mode and pipeline mode) and 1 write mode (normal mode). Semi-dual port mode supports simultaneous read and write operations in the form of writing to port A and reading from port B.

#### Note!

It is not recommended to perform simultaneous read access from one port and write access from the other port to the same memory address.

For more information on semi-dual port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide.

#### **ROM Mode**

BSRAMs can be configured as ROMs. The ROM can be initialized during the device configuration stage, and the ROM data needs to be provided in the initialization file. Initialization is completed during the device power-on process.

Each BSRAM can be configured as one 16 Kbit ROM. For more information on ROM mode, please refer to <u>UG285</u>, <u>Gowin BSRAM & SSRAM User Guide</u>.

## 2.4.3 Mixed Data Width Configuration

The BSRAMs in the GW1N series of FPGA products support mixed data width operations. In dual port and semi-dual port mode, the data widths for read and write can be different, see Table 2-5 and Table 2-6.

Table 2-5Dual Port Mixed Read/Write Data Width Configuration<sup>[1],[2]</sup>

| Read Port | Write Port |        |        |        |         |        |         |  |  |  |
|-----------|------------|--------|--------|--------|---------|--------|---------|--|--|--|
| Read Port | 16K x 1    | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 2K x 9 | 1K x 18 |  |  |  |
| 16K x 1   | *          | *      | *      | *      | *       |        |         |  |  |  |
| 8K x 2    | *          | *      | *      | *      | *       |        |         |  |  |  |
| 4K x 4    | *          | *      | *      | *      | *       |        |         |  |  |  |
| 2K x 8    | *          | *      | *      | *      | *       |        |         |  |  |  |

DS100-3.2.3E 25(72)

| Read Port | Write Port |        |        |        |         |        |         |  |  |  |
|-----------|------------|--------|--------|--------|---------|--------|---------|--|--|--|
| Read Port | 16K x 1    | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 2K x 9 | 1K x 18 |  |  |  |
| 1K x 16   | *          | *      | *      | *      | *       |        |         |  |  |  |
| 2K x 9    |            |        |        |        |         | *      | *       |  |  |  |
| 1K x 18   |            |        |        |        |         | *      | *       |  |  |  |

#### Note!

- [1] GW1N-1S does not support dual port mode; For the GW1N-9 devices, only the C version supports dual port mode.
- [2] "\*" denotes the modes supported.

Table 2-6Semi-dual Port Mixed Read/Write Data Width Configuration

| Read<br>Port | Write Port | Write Port |        |        |         |          |        |         |          |  |  |
|--------------|------------|------------|--------|--------|---------|----------|--------|---------|----------|--|--|
|              | 16K x 1    | 8K x 2     | 4K x 4 | 2K x 8 | 1K x 16 | 512 x 32 | 2K x 9 | 1K x 18 | 512 x 36 |  |  |
| 16K x 1      | *          | *          | *      | *      | *       | *        |        |         |          |  |  |
| 8K x 2       | *          | *          | *      | *      | *       | *        |        |         |          |  |  |
| 4K x 4       | *          | *          | *      | *      | *       | *        |        |         |          |  |  |
| 2K x 8       | *          | *          | *      | *      | *       | *        |        |         |          |  |  |
| 1K x 16      | *          | *          | *      | *      | *       | *        |        |         |          |  |  |
| 512x32       | *          | *          | *      | *      | *       | *        |        |         |          |  |  |
| 2K x 9       |            |            |        |        |         |          | *      | *       | *        |  |  |
| 1K x 18      |            |            |        |        |         |          | *      | *       | *        |  |  |

#### Note!

## 2.4.4 Byte-enable

BSRAMs support the byte-enable function. For data longer than a byte, the additional bits can be blocked, allowing only the selected portion to be written into the memory. The blocked bits will be retained for future operation. Read/write enable ports (WREA, WREB) and byte-enable parameter options can be used to control the BSRAM write operation.

#### Note!

For the GW1N series, only GW1N-1P5, GW1N-1P5B, GW1N-1P5C, GW1N-2, GW1N-2B, GW1N-2C, and GW1N-4D support the byte-enable function.

## 2.4.5 Parity Bit

There are parity bits in BSRAMs. The 9th bit in each byte can be used as a parity bit to check the correctness of data transmission. It can also be used for data storage.

## 2.4.6 Synchronous Operation

All the input registers of BSRAMs support synchronous write.

DS100-3.2.3E 26(72)

<sup>&</sup>quot;\*" denotes the modes supported.

 The output registers can be used as pipeline registers to improve design performance.

The output registers are bypass-able.

## 2.4.7 BSRAM Operation Modes

The BSRAM supports five different operations, including two read modes (Bypass Mode and Pipeline Mode) and three write modes (Normal Mode, Write-Through Mode, and Read-before-Write Mode).

#### Read Mode

The following two read modes are supported.

#### PIPELINE MODE

When a synchronous write cycles into a memory array with pipeline registers enabled, the data can be read from pipeline registers in the next clock cycle. The data bus can be up to 36 bits in this mode.

#### **BYPASS MODE**

When a synchronous write cycles into a memory array with pipeline registers bypassed, the outputs are registered at the memory array.

Figure 2-17 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode



DS100-3.2.3E 27(72)



#### Write Mode

#### **NORMAL WRITE MODE**

In this mode, when you write data to one port, the output data of this port does not change. The written data will not appear at the read port.

#### **WRITE-THROUGH MODE**

In this mode, when you write data to one port, the written data will appear at the output of this port.

#### **READ-BEFORE-WRITE MODE**

In this mode, when you write data to one port, the written data will be stored in the memory according to the address, and the original data in this address will appear at the output of this port.

#### 2.4.8 Clock Mode

Table 2-7 lists the clock modes in different BSRAM modes:

Table 2-7 Clock Modes in Different BSRAM Modes

| Clock Mode                | Dual Port<br>Mode <sup>[1]</sup> | Semi-Dual Port Mode | Single Port Mode |
|---------------------------|----------------------------------|---------------------|------------------|
| Independent<br>Clock Mode | Yes                              | No                  | No               |
| Read/Write<br>Clock Mode  | Yes                              | Yes                 | No               |
| Single Port Clock<br>Mode | No                               | No                  | Yes              |

#### Note!

#### **Independent Clock Mode**

Figure 2-18 shows the independent clock operation in dual port mode with one clock at each port. CLKA controls all the registers at Port A; CLKB controls all the registers at Port B.

DS100-3.2.3E 28(72)

<sup>[1]</sup> GW1N-1S does not support dual port mode.

WREA WREB ADA [ ADB Input Input DIA [ DIB Register Register Memory Array CLKA CLKB Output Output DOB DOA Register Register WREA WREB

Figure 2-18 Independent Clock Mode

#### Read/Write Clock Mode

Figure 2-19 shows the read/write clock operation in semi-dual port mode with one clock at each port. The write clock (CLKA) controls data inputs, write addresses and read/write enable signals of Port A. The read clock (CLKB) controls data outputs, read addresses, and read enable signals of Port B.

Figure 2-19 Read/Write Clock Mode



#### Single Port Clock Mode

Figure 2-20 shows the clock operation in single port mode.

Figure 2-20 Single Port Clock Mode



DS100-3.2.3E 29(72)

## 2.5 User Flash(GW1N-1/1S)

GW1N-1 and GW1N-1S provide a User Flash with 12 Kbytes (48 pages x 256 bytes). The key features include:

- NOR Flash
- 100,000 write cycles
- Greater than 10 years of data retention at +85℃
- Selectable input/output data widths of 8/16/32 bits
- Page size: 256 bytesStandby current: 3µA
- Page write time: 8.2ms

For more information about the User Flash in GW1N-1/1S, please refer to <u>UG295</u>, <u>Gowin User Flash User Guide</u>. For the correspondence between User Flash primitives and devices supported, please refer to Table 3-1 Devices Supported of <u>UG295</u>, <u>Gowin User Flash User Guide</u>.

## 2.6 User Flash(GW1N-1P5/2/4/9)

GW1N-1P5/2/4/9 provide a User Flash. The capacity of the User Flash in GW1N-1P5/2 is 96 Kbits. The capacity of the User Flash in GW1N-4 is 256 Kbits. The capacity of the User Flash in GW1N-9 is 608 Kbits. The User Flash consists of row memories and column memories. One row memory consists of 64 column memories. The capacity of one column memory is 32 bits, and the capacity of one row memory is 64\*32=2048 bits. Page erase is supported, and the capacity of one page is 2048 bytes, that is, one page contains 8 rows. The key features include:

- NOR Flash
- 10,000 write cycles
- Greater than 10 years of data retention at +85<sup>°</sup>C
- Data width: 32 bits
- Capacity in GW1N-1P5/2: 48 rows x 64 columns x 32 = 96 Kbits
- Capacity in GW1N-4: 128 rows x 64 columns x 32 = 256 Kbits
- Capacity in GW1N-9: 304 rows x 64 columns x 32 = 608 Kbits
- Page erase capability: 2,048 bytes per page
- Fast Page Erase/Word Program Operation
- Clock frequency: 40 MHz
- Word Programming Time: ≤16µs
- Page Erase Time: ≤120ms
- Current
- Read current/duration: 2.19mA/25ns (V<sub>CC</sub>) & 0.5mA/25ns (V<sub>CCX</sub>)(MAX)
  - Program/erase operation: 12/12mA(MAX)

For more information about the User Flash in GW1N-1P5/2/4/9,

DS100-3.2.3E 30(72)

please refer to <u>UG295</u>, <u>Gowin User Flash User Guide</u>. For the correspondence between User Flash primitives and devices supported, please refer to Table 3-1 Devices Supported of <u>UG295</u>, <u>Gowin User Flash User Guide</u>.

## 2.7 Digital Signal Processing

GW1N-4/9 provide abundant DSP resources. Gowin's DSP solutions can address high-performance digital signal processing needs such as FIR and FFT designs. The DSP resources have the advantages of stable timing performance, high resource utilization, and low power consumption.

The DSP resources offer the following functions:

- Multipliers with three widths: 9-bit, 18-bit, 36-bit
- 54-bit ALU
- Multipliers cascading to support wider data widths
- Barrel shifters
- Adaptive filtering through signal feedback
- Computing with options to round to a positive number or a prime number
- Supports pipeline mode and bypass mode.

#### 2.7.1 Macro

The DSP blocks are distributed throughout the FPGA array in the form of rows. Each DSP block occupies 9 CFU locations. Each DSP block contains two macros, and each macro contains two pre-adders, two 18 x 18 bit multipliers, and one three-input ALU.

#### Pre-adder

Each DSP macro contains two pre-adders for implementing pre-addition, pre-subtraction, and shifting.

The pre-adders are located at the first stage with two input ports:

- Parallel 18-bit input B or SIB
- Parallel 18-bit input A or SIA

#### Note!

Each input port supports pipeline mode and bypass mode.

Gowin's pre-adders can be used independently as function blocks, which support 9-bit and 18-bit width.

#### Multiplier

The multipliers are located after the pre-adders. The multipliers can be configured as  $9 \times 9$ ,  $18 \times 18$ ,  $36 \times 18$ , or  $36 \times 36$ . Register mode and bypass mode are supported in both input and output ports. The configuration modes that a macro supports include:

One 18 x 36 multiplier

DS100-3.2.3E 31(72)

2 Architecture 2.8 MIPI D-PHY

- Two 18 x 18 multipliers
- Four 9 x 9 multipliers

#### Note!

Two macros can form one 36 x 36 multiplier

#### **Arithmetic Logic Unit**

Each DSP macro contains one 54-bit ALU, which can further enhance multipliers' functions. Register mode and bypass mode are supported in both input and output ports. The functions include:

- Addition/subtraction operations of multiplier output data/0, data A, and data B.
- Addition/subtraction operations of multiplier output data/0, data B, and carry C.
- Addition/subtraction operations of data A, data B, and carry C.

#### 2.7.2 DSP Operation Modes

- Multiplier mode
- Multiply accumulator mode
- Multiply-add accumulator mode

For more information on the DSP resources, see <u>UG287</u>, <u>Gowin</u> Digital Signal Processing (DSP) User Guide.

#### 2.8 MIPI D-PHY

## 2.8.1 Hard MIPI D-PHY RX Core(GW1N-2)

GW1N-2 provides a hard MIPI D-PHY RX core that supports the "MIPI Alliance Standard for D-PHY Specification(Version 2.1)". The dedicated D-PHY core supports MIPI DSI and CSI-2 mobile video interfaces for cameras and displays. The key features include:

- High Speed RX at up to 8Gbps per quad(four data lanes)
- Supports up to 4 data lanes and 1 clock lane
- Supports bidirectional low-power (LP) mode at up to 10Mbps per lane
- Supports built-in HS Sync, bit and lane alignment
- Supports MIPI D-PHY RX 1:8 and 1:16 deserialization modes
- Supports MIPI DSI and MIPI CSI-2 link layers
- Available on Bank6

For more information, see <u>IPUG778</u>, <u>Gowin GW1N-2 Hardened MIPI D-PHY RX User Guide.</u>

## 2.8.2 MIPI D-PHY RX/TX Implemented by Using GPIOs

The GPIOs support MIPI IO mode. MIPI D-PHY RX/TX implemented by using MIPI IO mode supports MIPI DSI and CSI-2 interfaces for cameras and displays in both transmit and receive modes. The support for MIPI IO mode in the GW1N series of FPGA products is shown in the table

DS100-3.2.3E 32(72)

2 Architecture 2.9 Clocks

below.

Table 2-8 List of GW1N series of FPGA Products that Support MIPI IO Mode

| MIPI<br>Input/Output | GW1N-1S | GW1N-1P5                             | GW1N-2                                  | GW1N-9                  |
|----------------------|---------|--------------------------------------|-----------------------------------------|-------------------------|
| MIPI Input           | Bank0/1 | Bank2(with<br>dynamic ODT)           | Bank2(with<br>dynamic<br>ODT)           | Bank0(with dynamic ODT) |
| MIPI Output          | None    | Bank0/3/4/5(wit<br>h dynamic<br>ODT) | Bank0/3/4/5(<br>with<br>dynamic<br>ODT) | Bank2                   |

The key features include:

- MIPI Alliance Standard for D-PHY Specification, Version 1.2
- High Speed RX and TX at up to 4.8Gbps
- Supports up to 4 data lanes and 1 clock lane
- Supports multiple PHYs(if there are enough IOs available)
- Supports bidirectional low-power (LP) mode
- Supports MIPI DSI and MIPI CSI-2 link layers
- Supports built-in HS Sync, bit and lane alignment
- Supports MIPI D-PHY RX 1:8 and 1:16 deserialization modes
- Supports multiple IO Types: ELVDS, TLVDS, SLVS200, LVDS, and MIPI D-PHY IO
- Bank0/2 of GW1N-9 support I3C

For more information, see <u>IPUG948</u>, <u>Gowin MIPI D-PHY RX TX</u> Advance User Guide.

#### 2.9 Clocks

The clock resources and wiring are critical for high-performance applications in FPGA. The GW1N series of FPGA products provide global clocks (GCLKs) which connect to all the registers directly. In addition, high-speed clocks (HCLKs), PLLs, etc. are provided.

For more information on the GCLKs, HCLKs, PLLs, see <u>UG286</u>, <u>Gowin Clock User Guide</u>.

#### 2.9.1 Global Clocks

The Global Clock(GCLK) resources are distributed in the device as quadrants. Each quadrant provides eight GCLKs. The clock sources of GCLKs include dedicated clock input pins and CRUs, and better clock performance can be achieved by using the dedicated clock input pins.

#### 2.9.2 PLLs

The PLL (Phase-locked Loop) is one kind of feedback control circuit. The frequency and phase of the internal oscillator signal are controlled by

DS100-3.2.3E 33(72)

2 Architecture 2.9 Clocks

the external input reference clock.

PLLs in the GW1N series of FPGA products can provide synthesizable clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be achieved by configuring the parameters.

## 2.9.3 High-speed Clocks

The high-speed clocks (HCLKs) can support high-performance data transfer of I/Os and are mainly suitable for source synchronous data transfer protocols, see Figure 2-21 - Figure 2-25.

#### Note!

GW1N-1 and GW1N-4 have the same HCLK features, and GW1N-1S and GW1N-9 have the same HCLK features.

Figure 2-21 GW1N-1 HCLK Distribution



DS100-3.2.3E 34(72)

2 Architecture 2.9 Clocks

Figure 2-22 GW1N-1P5/2 HCLK Distribution



Figure 2-23 GW1N-4 HCLK Distribution



DS100-3.2.3E 35(72)

2 Architecture 2.10 Long Wires

I/O Bank0

R

R

I/O Bank1

Figure 2-24 GW1N-9 HCLK Distribution

Figure 2-25 GW1N-1S HCLK Distribution



## 2.10 Long Wires

As a supplement to the CRU, the GW1N series of FPGA products provide another kind of routing resource - the long wire, which can be used for clock, clock enable, set/reset, or other high fan out signals.

## 2.11 Global Set/Reset

The GW1N series of FPGA products offer a dedicated global set/reset (GSR) network that connects directly to the device's internal logic and can be used as asynchronous/synchronous set or asynchronous/synchronous reset, with the registers in the CFUs and I/Os being able to be configured

DS100-3.2.3E 36(72)

independently.

## 2.12 Programming & Configuration

The GW1N series of FPGA products support SRAM configuration and Flash programming. Flash programming includes on-chip Flash programming and off-chip Flash programming. The GW1N series of FPGA products support DUAL BOOT, allowing you to back up data to the off-chip Flash as needed.

Besides JTAG, the GW1N series of FPGA products also support Gowin's own GowinCONFIG configuration mode: AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, CPU, and I2C Slave. All the devices support JTAG and AUTO BOOT.

For more information, please refer to <u>UG290, Gowin FPGA Products</u> <u>Programming and Configuration User Guide</u>.

#### **SRAM Configuration**

If SRAM configuration is used, the configuration data needs to be redownloaded upon each power-up.

#### **Flash Programming**

The Flash programming data is stored in the on-chip Flash. Each time the device is powered up, the configuration data is transferred from the Flash to the SRAM. Configuration can be completed within a few milliseconds after power-up, which is also known as "instant on".

The GW1N series of FPGA products (except the GW1N-4 A version) support the feature of background upgrade. That is to say, you can program the on-chip Flash or off-chip Flash via the JTAG<sup>[1]</sup> interface without affecting the current working state. During programming, the device works according to the previous configuration. After the programming is completed, trigger RECONFIG\_N with a low level to complete the upgrade. This feature is suitable for the applications requiring long online time and irregular upgrades.

#### Note!

- [1] GW1N-1P5 and GW1N-2 can support the I<sup>2</sup>C background upgrade by using the goConfig I2C IP. It is recommended to use the JTAG interface to implement the background upgrade.
- [2] As a configuration pin, RECONFIG\_N is an input pin with internal weak pull-up, but as a GPIO, RECONFIG\_N can only be used for output. For more information, please refer to UG290, Gowin FPGA Products Programming and Configuration User Guide.

In addition, the GW1N series of FPGA products support off-chip Flash programming and DUAL BOOT. For more information, please refer to UG290, Gowin FPGA Products Programming and Configuration User Guide.

## 2.13 On-chip Oscillator

The GW1N series of FPGA products have an embedded

DS100-3.2.3E 37(72)

2 Architecture 2.13 On-chip Oscillator

programmable on-chip clock oscillator that supports clock frequencies ranging from 2.5 MHz to 105MHz. It provides a MSPI clock source for the MSPI configuration mode with a tolerance of ±5%.

The on-chip oscillator also provides a clock resource for user designs. Up to 64 clock frequencies can be obtained by setting the parameters.

The following formula is used to get the output clock frequency of the on-chip oscillator of GW1N-1/1S:

fout=240MHz/Param.

The following formula is used to get the output clock frequency of the on-chip oscillator of GW1N-1P5/2/9:

fout=250MHz/Param.

The following formula is used to get the output clock frequency of the on-chip oscillator of GW1N-4:

fout=210MHz/Param.

#### Note!

"Param" should be even numbers from 2 to 128.

Table 2-9, Table 2-10, and Table 2-11 list some frequencies provided by the on-chip crystal oscillator.

Table 2-9 Output Frequency Options of the On-chip Oscillator of GW1N-4

| Mode | Frequency             | Mode | Frequency | Mode | Frequency             |
|------|-----------------------|------|-----------|------|-----------------------|
| 0    | 2.1MHz <sup>[1]</sup> | 8    | 6.6MHz    | 16   | 13.1MHz               |
| 1    | 4.6MHz                | 9    | 7MHz      | 17   | 15MHz                 |
| 2    | 4.8MHz                | 10   | 7.5MHz    | 18   | 17.5MHz               |
| 3    | 5MHz                  | 11   | 8.1MHz    | 19   | 21MHz                 |
| 4    | 5.3MHz                | 12   | 8.8MHz    | 20   | 26.3MHz               |
| 5    | 5.5MHz                | 13   | 9.5MHz    | 21   | 35MHz                 |
| 6    | 5.8MHz                | 14   | 10.5MHz   | 22   | 52.5MHz               |
| 7    | 6.2MHz                | 15   | 11.7MHz   | 23   | 105MHz <sup>[2]</sup> |

Table 2-10 Output Frequency Options of the On-chip Oscillator of GW1N-1P5/2/9

| Mode | Frequency             | Mode | Frequency | Mode | Frequency |
|------|-----------------------|------|-----------|------|-----------|
| 0    | 2.5MHz <sup>[1]</sup> | 8    | 7.8MHz    | 16   | 15.6MHz   |
| 1    | 5.4MHz                | 9    | 8.3MHz    | 17   | 17.9MHz   |
| 2    | 5.7MHz                | 10   | 8.9MHz    | 18   | 21MHz     |
| 3    | 6.0MHz                | 11   | 9.6MHz    | 19   | 25MHz     |
| 4    | 6.3MHz                | 12   | 10.4MHz   | 20   | 31.3MHz   |
| 5    | 6.6MHz                | 13   | 11.4MHz   | 21   | 41.7MHz   |

DS100-3.2.3E 38(72)

2 Architecture 2.13 On-chip Oscillator

| Mode | Frequency | Mode | Frequency | Mode | Frequency             |
|------|-----------|------|-----------|------|-----------------------|
| 6    | 6.9MHz    | 14   | 12.5MHz   | 22   | 62.5MHz               |
| 7    | 7.4MHz    | 15   | 13.9MHz   | 23   | 125MHz <sup>[2]</sup> |

Table 2-11 Output Frequency Options of the On-chip Oscillator of GW1N-1/1S

| Mode | Frequency             | Mode | Frequency | Mode | Frequency             |
|------|-----------------------|------|-----------|------|-----------------------|
| 0    | 2.4MHz <sup>[1]</sup> | 8    | 7.5MHz    | 16   | 15MHz                 |
| 1    | 5.2MHz                | 9    | 8MHz      | 17   | 17MHz                 |
| 2    | 5.5MHz                | 10   | 8.6MHz    | 18   | 20MHz                 |
| 3    | 5.7MHz                | 11   | 9MHz      | 19   | 24MHz                 |
| 4    | 6MHz                  | 12   | 10MHz     | 20   | 20MHz                 |
| 5    | 6.3MHz                | 13   | 11MHz     | 21   | 40MHz                 |
| 6    | 6.7MHz                | 14   | 12MHz     | 22   | 60MHz                 |
| 7    | 7MHz                  | 15   | 13MHz     | 23   | 120MHz <sup>[2]</sup> |

#### Note!

- [1] Default frequency.
- [2] This is not available for the MSPI configuration mode.

DS100-3.2.3E 39(72)

# 3DC and Switching Characteristics

#### Note!

Please ensure that you use Gowin's devices within the recommended operating conditions and ranges. Data beyond the working conditions and ranges are for reference only. Gowin does not guarantee that all devices will operate normally beyond the operating conditions and ranges.

## 3.1 Operating Conditions

### 3.1.1 Absolute Max. Ratings

Table 3-1 Absolute Max. Ratings

| Name                 | Description                               | Min.  | Max.  |
|----------------------|-------------------------------------------|-------|-------|
| Voc                  | Core voltage(LV version)                  | -0.5V | 1.32V |
| Vcc                  | Core voltage(UV version)                  | -0.5V | 3.75V |
| Vccio                | I/O Bank voltage                          | -0.5V | 3.75V |
| Vccx                 | Auxiliary voltage                         | -0.5V | 3.75V |
| Vccd                 | Hard-core MIPI D-PHY core voltage(GW1N-2) | -0.5V | 1.32V |
| Vcciod               | Hard-core MIPI D-PHY I/O voltage(GW1N-2)  | -0.5V | 1.32V |
| -                    | I/O voltage applied <sup>[1]</sup>        | -0.5V | 3.75V |
| Storage Temperature  | Storage Temperature                       | -65℃  | +150℃ |
| Junction Temperature | Junction Temperature                      | -40℃  | +125℃ |

#### Note!

<sup>[1]</sup> Overshoot and undershoot of -2V to (V<sub>IHMAX</sub> + 2)V are allowed for a duration of <20 ns.

## 3.1.2 Recommended Operating Conditions

**Table 3-2 Recommended Operating Conditions** 

| Name | Description              | Min.  | Max.  |
|------|--------------------------|-------|-------|
| Vcc  | Core voltage(LV version) | 1.14V | 1.26V |

DS100-3.2.3E 40(72)

| Name                              | Description                                    | Min.         | Max.  |
|-----------------------------------|------------------------------------------------|--------------|-------|
|                                   | Core voltage(UV version)                       | 1.71V        | 3.6V  |
| Vccio                             | I/O Bank voltage                               | 1.14V        | 3.6V  |
|                                   | Auxiliary voltage(GW1N-4/9)                    | 2.375V       | 3.6V  |
| Vccx                              | Auxiliary voltage(GW1N-1P5/2)                  | 1.71V        | 3.6V  |
| V <sub>CCD</sub> <sup>[1]</sup>   | Hard MIPI D-PHY core voltage(GW1N-2)           | 1.14V        | 1.26V |
| V <sub>CCIOD</sub> <sup>[1]</sup> | Hard MIPI D-PHY I/O voltage(GW1N-2)            | 1.14V        | 1.26V |
| Т <sub>ЈСОМ</sub>                 | Junction temperature for commercial operations | 0℃           | +85℃  |
| TJIND                             | Junction temperature for industrial operations | <b>-40</b> ℃ | +100℃ |

- [1] If the hard MIPI D-PHY is not used, you can leave the V<sub>CCD</sub> and V<sub>CCIOD</sub> pins floating, or connect them to a 1.2V supply.
- ullet For some packages,  $V_{\text{CCIO}}$  and  $V_{\text{CCX}}$  may share the same pin. In this case,  $V_{\text{CCX}}$  requirements must be met first.
- The allowable ripples on V<sub>CC</sub>, V<sub>CCIO</sub>, and V<sub>CCX</sub> are 3%, 5%, and 5% respectively. For devices of which the PLL is powered directly with V<sub>CC</sub>, the ripple on V<sub>CC</sub> can affect the jitter characteristics of the PLL output clock; 2). The ripple on V<sub>CCIO</sub> can eventually be passed on to the output waveform of the IO Buffer.
- For more information on the power supplies, please refer to <u>UG107, GW1N-1 Pinout</u>, <u>UG169, GW1N-1S Pinout</u>, <u>UG171, GW1N-2 Pinout</u>, <u>UG174, GW1N-1P5 Pinout</u>, <u>UG105, GW1N-4 Pinout</u>, and <u>UG114, GW1N-9 Pinout</u>.

## 3.1.3 Power Supply Ramp Rates

**Table 3-3 Power Supply Ramp Rates** 

| Name                  | Description                       | Device          | Min.     | Тур. | Max.    |
|-----------------------|-----------------------------------|-----------------|----------|------|---------|
| Vaa Domn              | Power supply ramp                 | GW1N-1/GW1N-1S  | 1.2mV/µs | -    | 40mV/μs |
| V <sub>CC</sub> Ramp  | rates for V <sub>CC</sub>         | GW1N- 1P5/2/4/9 | 0.6mV/µs | -    | 6mV/µs  |
| V <sub>CCX</sub> Ramp | Power supply ramp rates for Vccx  | GW1N            | 0.6mV/µs | -    | 10mV/us |
| Vccio Ramp            | Power supply ramp rates for Vccio | GW1N            | 0.1mV/µs | -    | 10mV/us |

#### Note!

- A monotonic ramp is required for all power supplies.
- All power supplies need to be in the operating range as defined in Table 3-2 before configuration. Power supplies that are not in the operating range need to be adjusted to a faster ramp rate, or you have to delay configuration.

DS100-3.2.3E 41(72)

## 3.1.4 Hot Socketing Specifications

**Table 3-4 Hot Socketing Specifications** 

| Name            | Description                  | Condition                                 | I/O Type             | Max.  |
|-----------------|------------------------------|-------------------------------------------|----------------------|-------|
| I <sub>HS</sub> | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | I/O                  | 150uA |
| Інѕ             | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | TDI, TDO,<br>TMS,TCK | 120uA |

## 3.1.5 POR Specifications

**Table 3-5 POR Parameters** 

| Name      | Description                         | Device              | Name             | Value |
|-----------|-------------------------------------|---------------------|------------------|-------|
|           |                                     | GW1N-1              | Vcc              | 0.75V |
|           |                                     | GW IIV-I            | Vccio            | 0.85V |
|           |                                     |                     | Vcc              | 0.8V  |
|           |                                     | GW1N-1P5,<br>GW1N-2 | Vccx             | 1.5V  |
|           |                                     |                     | Vccio            | 0.95V |
| VPOR_UP   | Power on reset ramp up trip point   |                     | Vcc              | 0.95V |
|           |                                     | GW1N-4              | V <sub>CCX</sub> | 1.95V |
|           |                                     |                     | Vccio            | 0.95V |
|           |                                     |                     | Vcc              | 0.95V |
|           |                                     | GW1N-9              | Vccx             | 1.95V |
|           |                                     |                     | Vccio            | 0.95V |
|           |                                     | GW1N-1              | Vcc              | TBD   |
|           |                                     |                     | Vccio            | TBD   |
|           |                                     |                     | Vcc              | 0.65V |
|           |                                     | GW1N-1P5,<br>GW1N-2 | Vccx             | 1.3V  |
|           |                                     |                     | Vccio            | 0.75V |
| VPOR_DOWN | Power on reset ramp down trip point |                     | Vcc              | 0.75V |
|           |                                     | GW1N-4              | Vccx             | 1.8V  |
|           |                                     |                     | Vccio            | 0.6V  |
|           |                                     |                     | Vcc              | 0.75V |
|           |                                     | GW1N-9              | V <sub>CCX</sub> | 1.8V  |
|           |                                     |                     | Vccio            | 0.6V  |

DS100-3.2.3E 42(72)

## 3.2 ESD performance

Table 3-6 GW1N ESD - HBM

| Device | GW1N-1 | GW1N-1P5       | GW1N-2         | GW1N-4         | GW1N-9         | GW1N-1S |
|--------|--------|----------------|----------------|----------------|----------------|---------|
| LQ100  | -      | HBM>1,000<br>V | HBM>1,000<br>V | HBM>1,000<br>V | HBM>1,000<br>V | -       |
| LQ100X | -      | HBM>1,000<br>V | HBM>1,000<br>V | -              | -              | -       |
| LQ144  | -      | -              | -              | HBM>1,000<br>V | HBM>1,000<br>V | -       |
| LQ144X | -      | -              | HBM>1,000<br>V | -              | -              | -       |
| LQ144F | -      | -              | HBM>1,000<br>V | -              | -              | -       |
| EQ144  | -      | -              | HBM>1,000<br>V | HBM>1,000<br>V | HBM>1,000<br>V | -       |
| LQ176  | -      | -              | -              | -              | HBM>1,000<br>V | -       |
| EQ176  | -      | -              | -              | -              | HBM>1,000<br>V | -       |
| MG100  | -      | -              | -              | -              | HBM>1,000<br>V | -       |
| MG100T | -      | -              | -              | -              | HBM>1,000<br>V | -       |
| MG49   | -      | -              | HBM>1,000<br>V | -              | -              | •       |
| MG121  | -      | -              | HBM>1,000<br>V | -              | -              | -       |
| MG121X | -      | -              | HBM>1,000<br>V | -              | -              | -       |
| MG132  | -      | -              | HBM>1,000<br>V | -              | -              | -       |
| MG132X | -      | -              | HBM>1,000<br>V | HBM>1,000<br>V | -              | -       |
| MG132H | -      | -              | HBM>1,000<br>V | -              | -              | -       |
| MG160  | -      | -              | -              | HBM>1,000<br>V | HBM>1,000<br>V | -       |
| MG196  | -      | -              | -              | -              | HBM>1,000<br>V | -       |
| PG256  | -      | -              | -              | HBM>1,000<br>V | HBM>1,000<br>V | -       |

DS100-3.2.3E 43(72)

| Device | GW1N-1         | GW1N-1P5       | GW1N-2         | GW1N-4         | GW1N-9         | GW1N-1S |
|--------|----------------|----------------|----------------|----------------|----------------|---------|
| PG256M | -              | -              | -              | HBM>1,000<br>V | -              | -       |
| UG169  | -              | -              | -              | HBM>1,000<br>V | HBM>1,000<br>V | -       |
| UG256  | -              | -              | -              | -              | HBM>1,000<br>V | -       |
| UG332  | -              | -              | -              | -              | HBM>1,000<br>V | -       |
| QN32X  | -              | -              | HBM>1,000<br>V | -              | -              | -       |
| QN32   | -              | -              | HBM>1,000<br>V | HBM>1,000<br>V | -              | -       |
| QN48   | -              | -              | HBM>1,000<br>V | HBM>1,000<br>V | HBM>1,000<br>V | -       |
| QN48H  | -              | -              | HBM>1,000<br>V | -              | -              | -       |
| QN48F  | -              | -              | -              | -              | HBM>1,000<br>V | -       |
| QN48X  | -              | HBM>1,000<br>V | -              | -              | -              | -       |
| QN48XF | -              | HBM>1,000<br>V | -              | -              | -              | -       |
| CS30   | HBM>1,000<br>V | -              | -              | -              | -              | -       |
| CS42   | -              | -              | HBM>1,000<br>V | -              | -              | -       |
| CS42H  | -              | -              | HBM>1,000<br>V | -              | -              | -       |
| CS72   | -              | -              | -              | HBM>1,000<br>V | -              | -       |
| CS81M  | -              | -              | -              | -              | HBM>1,000<br>V | -       |
| CS100H | -              | -              | HBM>1,000<br>V | -              | -              | -       |
| QN88   | -              | -              | HBM>1,000<br>V | HBM>1,000<br>V | HBM>1,000<br>V | -       |
| FN32   | -              | -              | -              | -              | -              | -       |

DS100-3.2.3E 44(72)

Table 3-7 GW1N ESD - CDM

| Device | GW1N-1   | GW1N-1P5 | GW1N-2   | GW1N-4   | GW1N-9   | GW1N-1S |
|--------|----------|----------|----------|----------|----------|---------|
| LQ100  | -        | -        | CDM>500V | CDM>500V | CDM>500V | -       |
| LQ100X | -        | CDM>500V | CDM>500V | -        | -        | -       |
| LQ144  | -        | -        | CDM>500V | CDM>500V | CDM>500V | -       |
| LQ144X | -        | -        | CDM>500V | -        | -        | -       |
| LQ144F | -        | -        | CDM>500V | -        | -        | -       |
| EQ144  | -        | -        | -        | CDM>500V | CDM>500V | -       |
| LQ176  | -        | -        | -        | -        | CDM>500V | -       |
| EQ176  | -        | -        | -        | -        | CDM>500V | -       |
| MG49   | -        | -        | CDM>500V | -        | -        | -       |
| MG100  | -        | -        | -        | -        | CDM>500V | -       |
| MG121  | -        | -        | CDM>500V | -        | -        | -       |
| MG121X | -        | -        | CDM>500V | -        | -        | -       |
| MG132  | -        | -        | CDM>500V | -        | -        | -       |
| MG132X | -        | -        | CDM>500V | CDM>500V | -        | -       |
| MG132H |          |          | CDM>500V |          |          |         |
| MG160  | -        | -        | -        | CDM>500V | CDM>500V | -       |
| MG196  | -        | -        | -        | -        | CDM>500V | -       |
| MG100T |          | -        | -        | -        | -        | -       |
| PG256  | -        | -        | -        | CDM>500V | CDM>500V | -       |
| PG256M | -        | -        | -        | CDM>500V | -        | -       |
| UG169  |          | -        |          | CDM>500V | CDM>500V |         |
| UG256  | -        | -        | -        | -        | CDM>500V | -       |
| UG332  | -        | -        | -        | -        | CDM>500V | -       |
| QN32   | -        | -        | CDM>500V | CDM>500V | -        | -       |
| QN32X  | -        | -        | CDM>500V | -        | -        | -       |
| QN48   | -        | -        | CDM>500V | CDM>500V | CDM>500V | -       |
| QN48H  | -        | -        | CDM>500V | -        | -        | -       |
| QN48F  | -        | -        | -        | -        | CDM>500V | -       |
| QN48X  | -        | CDM>500V | -        | -        | -        | -       |
| QN48XF | -        | CDM>500V | -        | -        | -        | -       |
| CS30   | CDM>500V | -        | -        | -        | -        | -       |

DS100-3.2.3E 45(72)

| Device | GW1N-1 | GW1N-1P5 | GW1N-2   | GW1N-4   | GW1N-9   | GW1N-1S |
|--------|--------|----------|----------|----------|----------|---------|
| CS42   | -      | -        | CDM>500V | -        | -        | -       |
| CS42H  | -      | -        | CDM>500V | -        | -        | -       |
| CS72   | -      |          | -        | CDM>500V | -        | -       |
| CS81M  | -      | -        | -        | -        | CDM>500V | -       |
| CS100H | -      | -        | CDM>500V | -        | -        | -       |
| QN88   | -      | -        | CDM>500V | CDM>500V | CDM>500V | -       |
| FN32   | -      | -        | -        | -        | -        | -       |

## 3.3 DC Electrical Characteristics

## 3.3.1 DC Electrical Characteristics over Recommended Operating Conditions

Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions

| Name            | Description                                                                    | Condition                                                                      | Min.  | Тур. | Max.   |
|-----------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|--------|
| IIL,IIH         | Input or I/O                                                                   | VCCIO <vin<vih(max)< td=""><td>-</td><td>-</td><td>210µA</td></vin<vih(max)<>  | -     | -    | 210µA  |
| IIL,IIH         | leakage                                                                        | 0 <vin<vccio< td=""><td>-</td><td>-</td><td>10μΑ</td></vin<vccio<>             | -     | -    | 10μΑ   |
| l <sub>PU</sub> | I/O Active Pull-up<br>Current(I/O Active<br>Pull-up Current)                   | 0 <vin<0.7vccio< td=""><td>-30µA</td><td>-</td><td>-150µA</td></vin<0.7vccio<> | -30µA | -    | -150µA |
| I <sub>PD</sub> | I/O Active Pull-<br>down Current(I/O<br>Active Pull-down<br>Current)           | V <sub>IL</sub> (MAX) <v<sub>IN<v<sub>CCIO</v<sub></v<sub>                     | 30μΑ  | -    | 150µA  |
| Івньѕ           | Bus Hold Low<br>Sustaining<br>Current(Bus Hold<br>Low Sustaining<br>Current)   | V <sub>IN</sub> =V <sub>IL</sub> (MAX)                                         | 30µА  | -    | -      |
| Івннѕ           | Bus Hold High<br>Sustaining<br>Current(Bus Hold<br>High Sustaining<br>Current) | V <sub>IN</sub> =0.7V <sub>CCIO</sub>                                          | -30µA | -    | -      |
| Івньо           | Bus Hold Low<br>Overdrive<br>Current(Bus Hold<br>Low Overdrive<br>Current)     | 0≤V <sub>IN</sub> ≤V <sub>CCIO</sub>                                           | -     | -    | 150μΑ  |
| Івнно           | Bus Hold High<br>Overdrive Current                                             | 0≤V <sub>IN</sub> ≤V <sub>CCIO</sub>                                           | -     | -    | -150µA |

DS100-3.2.3E 46(72)

| Name              | Description                            | Condition                                                    | Min.     | Тур.  | Max.                  |
|-------------------|----------------------------------------|--------------------------------------------------------------|----------|-------|-----------------------|
| Vвнт              | Bus Hold Trip<br>Points                |                                                              | VIL(MAX) | -     | V <sub>IH</sub> (MIN) |
| C1                | I/O<br>Capacitance(I/O<br>Capacitance) |                                                              |          | 5pF   | 8pF                   |
|                   |                                        | V <sub>CCIO</sub> =3.3V, Hysteresis=L2H <sup>[1],[2]</sup>   | -        | 200mV | -                     |
|                   |                                        | V <sub>CCIO</sub> =2.5V, Hysteresis= L2H                     | -        | 125mV | -                     |
|                   |                                        | V <sub>CCIO</sub> =1.8V, Hysteresis= L2H                     | -        | 60mV  | -                     |
|                   |                                        | V <sub>CCIO</sub> =1.5V, Hysteresis= L2H                     | -        | 40mV  | -                     |
|                   |                                        | V <sub>CCIO</sub> =1.2V, Hysteresis= L2H                     | -        | 20mV  | -                     |
|                   |                                        | V <sub>CCIO</sub> =3.3V, Hysteresis= H2L <sup>[1],[2]</sup>  | -        | 200mV | -                     |
|                   | Hysteresis for                         | V <sub>CCIO</sub> =2.5V, Hysteresis= H2L                     | -        | 125mV | -                     |
| V <sub>HYST</sub> | Schmitt Trigger                        | V <sub>CCIO</sub> =1.8V, Hysteresis= H2L                     | -        | 60mV  | -                     |
|                   | inputs                                 | V <sub>CCIO</sub> =1.5V, Hysteresis= H2L                     | -        | 40mV  | -                     |
|                   |                                        | V <sub>CCIO</sub> =1.2V, Hysteresis= H2L                     | -        | 20mV  | -                     |
|                   |                                        | V <sub>CCIO</sub> =3.3V, Hysteresis= HIGH <sup>[1],[2]</sup> | -        | 400mV | -                     |
|                   |                                        | V <sub>CCIO</sub> =2.5V, Hysteresis= HIGH                    | -        | 250mV | -                     |
|                   |                                        | V <sub>CCIO</sub> =1.8V, Hysteresis= HIGH                    | -        | 120mV | -                     |
|                   |                                        | V <sub>CCIO</sub> =1.5V, Hysteresis= HIGH                    | -        | 80mV  | -                     |
|                   |                                        | V <sub>CCIO</sub> =1.2V, Hysteresis= HIGH                    | -        | 40mV  | -                     |

- [1] Hysteresis="NONE", "L2H", "H2L", "HIGH" indicates the Hysteresis options that can be set when setting I/O Constraints in the FloorPlanner tool of Gowin EDA, for more details, see <u>SUG935</u>, <u>Gowin Design Physical Constraints User Guide</u>.
- [2] Enabling the L2H (low to high) option means raising V<sub>IH</sub> by V<sub>HYST</sub>; enabling the H2L (high to low) option means lowering V<sub>IL</sub> by V<sub>HYST</sub>; enabling the HIGH option means enabling both L2H and H2L options, i.e. V<sub>HYST</sub>(HIGH) = V<sub>HYST</sub>(L2H) + V<sub>HYST</sub>(H2L). The diagram is shown below.



#### 3.3.2 Static Current

**Table 3-9 Static Current** 

| Device | Name | Description            | Device type | C7/I6 | C6/I5 | C5/I4 | Unit |
|--------|------|------------------------|-------------|-------|-------|-------|------|
| GW1N-1 | Icc  | Vcc current (Vcc=1.2V) | LV          | 2.5   | 1.8   | 1.5   | mA   |

DS100-3.2.3E 47(72)

| Device   | Name          | Description                                                                                   | Device type | C7/I6 | C6/I5 | C5/I4 | Unit |
|----------|---------------|-----------------------------------------------------------------------------------------------|-------------|-------|-------|-------|------|
|          | Іссю          | Vccio current (Vccio=2.5V)                                                                    | LV          | 1     | 0.8   | 0.6   | mA   |
|          | Icc +<br>Iccx | Vccx current and Vcc<br>current(Vccx=Vcc=3.3V)                                                | UV          | 15    | 12    | 10    | mA   |
| GW1N-2   | Iccio         | Vccio current (Vccio=2.5V)                                                                    | UV          | 1.2   | 1     | 0.8   | mA   |
| GW IIN-2 | Icc           | Vcc current (Vcc=1.2V)                                                                        | LV          | 3     | 2.5   | 2.2   | mA   |
|          | Iccx          | V <sub>CCX</sub> current (V <sub>CCX</sub> =3.3V)                                             | LV          | 1.5   | 0.75  | 0.6   | mA   |
|          | Iccio         | Vccio current (Vccio=2.5V)                                                                    | LV          | 0.6   | 0.5   | 0.4   | mA   |
|          | Icc +<br>Iccx | V <sub>CCX</sub> current and V <sub>CC</sub> current(V <sub>CCX</sub> =V <sub>CC</sub> =3.3V) | UV          | 15    | 12    | 10    | mA   |
| GW1N-    | Iccio         | V <sub>CCIO</sub> current (V <sub>CCIO</sub> =2.5V)                                           | UV          | 1.2   | 1     | 8.0   | mA   |
| 1P5      | Icc           | V <sub>CC</sub> current (V <sub>CC</sub> =1.2V)                                               | LV          | 3     | 2.5   | 2.2   | mA   |
| _        | Iccx          | Vccx current (Vccx=3.3V)                                                                      | LV          | 1.5   | 0.75  | 0.6   | mA   |
|          | Iccio         | Vccio current (Vccio=2.5V)                                                                    | LV          | 0.6   | 0.5   | 0.4   | mA   |
|          | Icc           | V <sub>CC</sub> current (V <sub>CC</sub> =1.2V)                                               | LV          | 3.4   | 2.8   | 2.4   | mA   |
|          | Icc           | V <sub>CC</sub> current (V <sub>CC</sub> =3.3V)                                               | UV          | 20    | 18    | 16    | mA   |
|          | Iccx          | Vccx current (Vccx=3.3V)                                                                      | LV/UV       | 1.4   | 0.9   | 0.7   | mA   |
| GW1N-4   | Iccio         | Vccio current (Vccio=2.5V)                                                                    | LV/UV       | 0.7   | 0.55  | 0.4   | mA   |
|          | Icc           | V <sub>CC</sub> current (V <sub>CC</sub> =1.2V)                                               | LV(CS72)    | 2.6   | 2.15  | 1.9   | mA   |
|          | Iccx          | Vccx current (Vccx=2.5V)                                                                      | LV(CS72)    | 1.35  | 0.89  | 0.68  | mA   |
|          | Іссю          | Vccio current (Vccio=1.8V)                                                                    | LV(CS72)    | 0.2   | 0.16  | 0.13  | mA   |
|          | Icc           | Vcc current (Vcc=1.2V)                                                                        | LV          | 2.8   | 2.4   | 2     | mA   |
|          | Icc           | V <sub>CC</sub> current (V <sub>CC</sub> =3.3V)                                               | UV          | 20    | 18    | 16    | mA   |
| GW1N-9   | Iccx          | Vccx current (Vccx=3.3V)                                                                      | LV/UV       | 1.5   | 1.3   | 1     | mA   |
|          | Іссю          | Vccio current (Vccio=2.5V)                                                                    | LV/UV       | 0.9   | 0.7   | 0.5   | mA   |

The values in Table 3-9 are typical values at 25  $^{\circ}\!\!\!\!\!\!\mathrm{C}_{\cdot}$ 

## 3.3.3 Programming Current

**Table 3-10 Programming Current** 

| Device   | Description                                                                    | Device<br>type | Max.(mA) |
|----------|--------------------------------------------------------------------------------|----------------|----------|
| GW1N-1   | V <sub>CC</sub> current when programming the Flash (V <sub>CC</sub> =1.2V)     | LV             | 4.8      |
| GW IIV-1 | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV             | 2.8      |
|          | V <sub>CC</sub> current when programming the Flash (V <sub>CC</sub> =1.2V)     | LV             | 2.19     |
| GW1N-2   | V <sub>CCX</sub> current when programming the Flash (V <sub>CC</sub> =3.3V)    | LV             | 12       |
|          | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV             | 2        |
| GW1N-1P5 | $V_{CC}$ current when programming the Flash ( $V_{CC}$ =1.2V)                  | LV             | 2.19     |

DS100-3.2.3E 48(72)

| Device | Description                                                                    | Device<br>type | Max.(mA) |
|--------|--------------------------------------------------------------------------------|----------------|----------|
|        | V <sub>CCX</sub> current when programming the Flash (V <sub>CC</sub> =3.3V)    | LV             | 12       |
|        | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV             | 2        |
|        | V <sub>CC</sub> current when programming the Flash (V <sub>CC</sub> =1.2V)     | LV             | 2.19     |
| GW1N-4 | V <sub>CCX</sub> current when programming the Flash (V <sub>CC</sub> =3.3V)    | LV             | 12       |
|        | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV             | 2        |
|        | V <sub>CC</sub> current when programming the Flash (V <sub>CC</sub> =1.2V)     | LV             | 2.19     |
| GW1N-9 | V <sub>CCX</sub> current when programming the Flash (V <sub>CC</sub> =3.3V)    | LV             | 12       |
|        | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV             | 2        |

The current values in Table 3-10 are the maximum programming currents at room temperature under normal atmospheric pressure.

## 3.3.4 Recommended I/O Operating Conditions

Table 3-11 Recommended I/O Operating Conditions

| Name      | Vccio (V) for | Output |       | V <sub>REF</sub> (V) for | V <sub>REF</sub> (V) for Input |       |  |  |
|-----------|---------------|--------|-------|--------------------------|--------------------------------|-------|--|--|
| Ivaille   | Min.          | Тур.   | Max.  | Min.                     | Тур.                           | Max.  |  |  |
| LVTTL33   | 3.135         | 3.3    | 3.6   | -                        | -                              | -     |  |  |
| LVCMOS33  | 3.135         | 3.3    | 3.6   | -                        | -                              | -     |  |  |
| LVCMOS25  | 2.375         | 2.5    | 2.625 | -                        | -                              | -     |  |  |
| LVCMOS18  | 1.71          | 1.8    | 1.89  | -                        | -                              | -     |  |  |
| LVCMOS15  | 1.425         | 1.5    | 1.575 | -                        | -                              | -     |  |  |
| LVCMOS12  | 1.14          | 1.2    | 1.26  | -                        | -                              | -     |  |  |
| SSTL15    | 1.425         | 1.5    | 1.575 | 0.68                     | 0.75                           | 0.9   |  |  |
| SSTL18_I  | 1.71          | 1.8    | 1.89  | 0.833                    | 0.9                            | 0.969 |  |  |
| SSTL18_II | 1.71          | 1.8    | 1.89  | 0.833                    | 0.9                            | 0.969 |  |  |
| SSTL25_I  | 2.375         | 2.5    | 2.645 | 1.15                     | 1.25                           | 1.35  |  |  |
| SSTL25_II | 2.375         | 2.5    | 2.645 | 1.15                     | 1.25                           | 1.35  |  |  |
| SSTL33_I  | 3.135         | 3.3    | 3.6   | 1.3                      | 1.5                            | 1.7   |  |  |
| SSTL33_II | 3.135         | 3.3    | 3.6   | 1.3                      | 1.5                            | 1.7   |  |  |
| HSTL18_I  | 1.71          | 1.8    | 1.89  | 0.816                    | 0.9                            | 1.08  |  |  |
| HSTL18_II | 1.71          | 1.8    | 1.89  | 0.816                    | 0.9                            | 1.08  |  |  |
| HSTL15    | 1.425         | 1.5    | 1.575 | 0.68                     | 0.75                           | 0.9   |  |  |

DS100-3.2.3E 49(72)

| Name       | Vccio (V) for | Output |       | V <sub>REF</sub> (V) for Input |      |      |  |
|------------|---------------|--------|-------|--------------------------------|------|------|--|
| Name       | Min.          | Тур.   | Max.  | Min.                           | Тур. | Max. |  |
| PCI33      | 3.135         | 3.3    | 3.6   | -                              | -    | -    |  |
| LVPECL33E  | 3.135         | 3.3    | 3.6   | -                              | -    | -    |  |
| MLVDS25E   | 2.375         | 2.5    | 2.625 | -                              | -    | -    |  |
| BLVDS25E   | 2.375         | 2.5    | 2.625 | -                              | -    | -    |  |
| RSDS25E    | 2.375         | 2.5    | 2.625 | -                              | -    | -    |  |
| LVDS25E    | 2.375         | 2.5    | 2.625 | -                              | -    | -    |  |
| SSTL15D    | 1.425         | 1.5    | 1.575 | -                              | -    | -    |  |
| SSTL18D_I  | 1.71          | 1.8    | 1.89  | -                              | -    | -    |  |
| SSTL18D_II | 1.71          | 1.8    | 1.89  | -                              | -    | -    |  |
| SSTL25D_I  | 2.375         | 2.5    | 2.625 | -                              | -    | -    |  |
| SSTL25D_II | 2.375         | 2.5    | 2.625 | -                              | -    | -    |  |
| SSTL33D_I  | 3.135         | 3.3    | 3.6   | -                              | -    | -    |  |
| SSTL33D_II | 3.135         | 3.3    | 3.6   | -                              | -    | -    |  |
| HSTL15D    | 1.425         | 1.5    | 1.575 | -                              | -    | -    |  |
| HSTL18D_I  | 1.71          | 1.8    | 1.89  | -                              | -    | -    |  |
| HSTL18D_II | 1.71          | 1.8    | 1.89  | -                              | -    | -    |  |

## 3.3.5 Single-ended I/O DC Characteristics

Table 3-12 Single-ended I/O DC Characteristics

| Name     | VIL   |           | V <sub>IH</sub> |       | VoL   | Vон                     | lo <sub>L</sub> <sup>[1]</sup>       | Iон <sup>[1]</sup> |
|----------|-------|-----------|-----------------|-------|-------|-------------------------|--------------------------------------|--------------------|
| ivaille  | Min   | Max       | Min             | Max   | (Max) | (Min)                   | (mA) 4 8 12 16 24 <sup>[2]</sup> 0.1 | (mA)               |
|          |       |           |                 |       |       |                         | 4                                    | -4                 |
|          |       |           |                 |       |       |                         | 8                                    | -8                 |
| LVCMOS33 | -0.3V | 0.81/     | 2.01/           | 2.61/ | 0.4V  | Vccio-0.4V              | 12                                   | -12                |
| LVTTL33  | -0.3V | 3V   0.8V | 2.0V            | 3.6V  |       |                         | 16                                   | -16                |
|          |       |           |                 |       |       |                         | 24 <sup>[2]</sup>                    | -24 <sup>[2]</sup> |
|          |       |           |                 |       | 0.2V  | Vccio-0.2V              | 0.1                                  | -0.1               |
|          |       |           |                 |       |       |                         | 4                                    | -4                 |
|          |       |           |                 |       | 0.4V  | \/ 0.4\/                | 8                                    | -8                 |
| LVCMOS25 | -0.3V | 0.7V      | 1.7V            | 3.6V  | 0.40  | V <sub>CCIO</sub> -0.4V | 12                                   | -12                |
|          |       |           |                 |       |       |                         | 16                                   | -16                |
|          |       |           |                 |       | 0.2V  | Vccio-0.2V              | 0.1                                  | -0.1               |

DS100-3.2.3E 50(72)

| Nama      | VIL   |                          | VIH                      |      | V <sub>OL</sub> | VoH                      | I <sub>OL</sub> [1] | I <sub>OH</sub> <sup>[1]</sup> |
|-----------|-------|--------------------------|--------------------------|------|-----------------|--------------------------|---------------------|--------------------------------|
| Name      | Min   | Max                      | Min                      | Max  | (Max)           | (Min)                    | (mA)                | (mA)                           |
|           |       |                          |                          |      |                 |                          | 4                   | -4                             |
|           |       |                          |                          |      | 0.4V            | Vccio-0.4V               | 8                   | -8                             |
| LVCMOS18  | -0.3V | 0.35*Vccio               | 0.65*Vccio               | 3.6V |                 |                          | 12                  | -12                            |
|           |       |                          |                          |      | 0.2V            | Vccio-0.2V               | 0.1                 | -0.1                           |
|           |       |                          |                          |      | 0.4V            | Vana 0.4V                | 4                   | -4                             |
| LVCMOS15  | -0.3V | 0.35*Vccio               | 0.65*Vccio               | 3.6V | 0.40            | Vccio-0.4V               | 8                   | -8                             |
|           |       |                          |                          |      | 0.2V            | V <sub>CCIO</sub> -0.2V  | 0.1                 | -0.1                           |
|           |       |                          |                          |      | 0.4V            | V 0 4V                   | 2                   | -2                             |
| LVCMOS12  | -0.3V | 0.35*Vccio               | 0.65*Vccio               | 3.6V | 0.40            | Vccio-0.4V               | 6                   | -6                             |
|           |       |                          |                          |      | 0.2V            | Vccio-0.2V               | 0.1                 | -0.1                           |
| PCI33     | -0.3V | 0.3*Vccio                | 0.5*Vccio                | 3.6V | 0.1*Vccio       | 0.9*Vccio                | 1.5                 | -0.5                           |
| SSTL33_I  | -0.3V | V <sub>REF</sub> -0.2V   | V <sub>REF</sub> +0.2V   | 3.6V | 0.7             | V <sub>CCIO</sub> -1.1V  | 8                   | -8                             |
| SSTL25_I  | -0.3V | V <sub>REF</sub> -0.18V  | V <sub>REF</sub> +0.18V  | 3.6V | 0.54V           | V <sub>CCIO</sub> -0.62V | 8                   | -8                             |
| SSTL25_II | -0.3V | V <sub>REF</sub> -0.18V  | V <sub>REF</sub> +0.18V  | 3.6V | NA              | NA                       | NA                  | NA                             |
| SSTL18_II | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125V | 3.6V | NA              | NA                       | NA                  | NA                             |
| SSTL18_I  | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125V | 3.6V | 0.40V           | V <sub>CCIO</sub> -0.40V | 8                   | -8                             |
| SSTL15    | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V  | 3.6V | 0.40V           | V <sub>CCIO</sub> -0.40V | 8                   | -8                             |
| HSTL18_I  | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V  | 3.6V | 0.40V           | Vccio-0.40V              | 8                   | -8                             |
| HSTL18_II | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V  | 3.6V | NA              | NA                       | NA                  | NA                             |
| HSTL15_I  | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V  | 3.6V | 0.40V           | Vccio-0.40V              | 8                   | -8                             |
| HSTL15_II | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V  | 3.6V | NA              | NA                       | NA                  | NA                             |

- [1] The total DC current limit(sourced and sunk current) of all IOs in the same bank: the total DC current of all IOs in the same bank shall not be greater than n\*8mA, where n represents the number of IOs bonded out from a bank.
- [2] GW1N-1P5 and GW1N-2 do not support 24mA.

## 3.3.6 Differential I/O DC Characteristics

Table 3-13 Differential I/O DC Characteristics

| Name            | Description                                                | Test conditions                | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------------------|--------------------------------|------|------|------|------|
| VINA, VINB      | Input Voltage                                              |                                | 0    | -    | 2.15 | V    |
| V <sub>СМ</sub> | Input Common Mode<br>Voltage(Input Common Mode<br>Voltage) | Half the Sum of the Two Inputs | 0.05 | -    | 2.1  | V    |

DS100-3.2.3E 51(72)

| Name                   | Description                                                | Test conditions                                               | Min.  | Тур. | Max.  | Unit |
|------------------------|------------------------------------------------------------|---------------------------------------------------------------|-------|------|-------|------|
| V <sub>THD</sub>       | Differential Input Threshold                               | Difference<br>Between the Two<br>Inputs                       | ±100  | -    | ±600  | mV   |
| lin                    | Input Current                                              | Power On or<br>Power Off                                      | -     | -    | ±20   | μA   |
| Vон                    | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100Ω                                         | -     | -    | 1.60  | V    |
| V <sub>OL</sub>        | Output Low Voltage for V <sub>OP</sub> or V <sub>OM</sub>  | R <sub>T</sub> = 100Ω                                         | 0.9   | -    | -     | V    |
| V <sub>OD</sub>        | Output Voltage Differential                                | (V <sub>OP</sub> - V <sub>OM</sub> ),<br>R <sub>T</sub> =100Ω | 250   | 350  | 450   | mV   |
| $\Delta V_{\text{OD}}$ | Change in V <sub>OD</sub> Between High and Low             |                                                               | -     | -    | 50    | mV   |
| Vos                    | Output Voltage Offset                                      | $(V_{OP} + V_{OM})/2$ ,<br>R <sub>T</sub> =100 $\Omega$       | 1.125 | 1.20 | 1.375 | V    |
| ΔV <sub>OS</sub>       | Change in Vos Between High and Low                         |                                                               | -     | -    | 50    | mV   |
| Is                     | Short-circuit current                                      | V <sub>OD</sub> = 0V output short-circuit                     | -     | -    | 15    | mA   |

## 3.4 Switching Characteristics

## 3.4.1 CFU Switching Characteristics

Table 3-14 CFU Internal Timing Parameters<sup>[1], [2]</sup>

| Dovine           | Name                | Description                     | C7/I6 |       | C6/I5 |       | C5/I4 |       | Unit  |
|------------------|---------------------|---------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Device           | Name                | Description                     | Min   | Max   | Min   | Max   | Min   | Max   | Offic |
|                  | tLUT4_CFU           | LUT4 delay                      | 0.412 | 0.594 | 0.556 | 0.802 | 0.695 | 1.002 | ns    |
| GW1N-1           | t <sub>SR_CFU</sub> | Set/Reset to<br>Register output | 0.648 | 1.268 | 0.875 | 1.712 | 1.094 | 2.140 | ns    |
|                  | tco_cfu             | Clock to Register output        | 0.247 | 0.340 | 0.333 | 0.458 | 0.417 | 0.573 | ns    |
|                  | tLUT4_CFU           | LUT4 delay                      | 0.412 | 0.594 | 0.556 | 0.802 | 0.695 | 1.002 | ns    |
| GW1N-<br>2/GW1N- | t <sub>SR_CFU</sub> | Set/Reset to<br>Register output | 0.648 | 1.268 | 0.875 | 1.712 | 1.094 | 2.140 | ns    |
| 1P5              | tco_cfu             | Clock to Register output        | 0.247 | 0.340 | 0.333 | 0.458 | 0.417 | 0.573 | ns    |
|                  | tLUT4_CFU           | LUT4 delay                      | 0.412 | 0.594 | 0.556 | 0.802 | 0.695 | 1.002 | ns    |
| GW1N-4           | t <sub>SR_CFU</sub> | Set/Reset to<br>Register output | 0.648 | 1.268 | 0.875 | 1.712 | 1.094 | 2.140 | ns    |
|                  | tco_cfu             | Clock to Register output        | 0.247 | 0.340 | 0.333 | 0.458 | 0.417 | 0.573 | ns    |

DS100-3.2.3E 52(72)

| Device      | Name                | Description                     | C7/I6 | C7/I6 |       | C6/I5 |       | C5/I4 |      |
|-------------|---------------------|---------------------------------|-------|-------|-------|-------|-------|-------|------|
| Device      | Name                |                                 | Min   | Max   | Min   | Max   | Min   | Max   | Unit |
|             | tLUT4_CFU           | LUT4 delay                      | 0.412 | 0.594 | 0.556 | 0.802 | 0.695 | 1.002 | ns   |
| GW1N-9      | t <sub>SR_CFU</sub> | Set/Reset to<br>Register output | 0.648 | 1.268 | 0.875 | 1.712 | 1.094 | 2.140 | ns   |
|             | tco_cfu             | Clock to Register output        | 0.247 | 0.340 | 0.333 | 0.458 | 0.417 | 0.573 | ns   |
|             | tLUT4_CFU           | LUT4 delay                      | 0.412 | 0.594 | 0.556 | 0.802 | 0.695 | 1.002 | ns   |
| GW1N-<br>1S | tsr_cfu             | Set/Reset to<br>Register output | 0.648 | 1.268 | 0.875 | 1.712 | 1.094 | 2.140 | ns   |
|             | tco_cfu             | Clock to Register output        | 0.247 | 0.340 | 0.333 | 0.458 | 0.417 | 0.573 | ns   |

- [1] The min/max values are based on the rising edge delay.
- [2] The LUT4 delay values are based on the delay of input port I3->F.

## 3.4.2 BSRAM Switching Characteristics

**Table 3-15 BSRAM Timing Parameters** 

| Device   | Name        | Description                                     | C7/I6 |           | C6/I5     |           | C5/I4     |                                                            | Unit |
|----------|-------------|-------------------------------------------------|-------|-----------|-----------|-----------|-----------|------------------------------------------------------------|------|
| Device   | Name        | Description                                     | Min   | Max       | Min       | Max       | Min       | Max  2 4.325 r  3 1.034 r  2 4.325 r  3 1.034 r  2 4.325 r | Unit |
|          | tcoad_bsram | Clock to output<br>time of read<br>address/data | 2.564 | 2.56<br>4 | 3.46<br>0 | 3.46<br>0 | 4.32<br>5 | 4.325                                                      | ns   |
| GW1N-1   | tcoor_bsram | Clock to output time of output register         | 0.613 | 0.61      | 0.82<br>7 | 0.82<br>7 | 1.03      | 1.034                                                      | ns   |
| GW1N-2/  | tcoad_bsram | Clock to output<br>time of read<br>address/data | 2.564 | 2.56<br>4 | 3.46<br>0 | 3.46<br>0 | 4.32<br>5 | 4.325                                                      | ns   |
| GW1N-1P5 | tcoor_bsram | Clock to output time of output register         | 0.613 | 0.61      | 0.82<br>7 | 0.82<br>7 | 1.03      | 1.034                                                      | ns   |
| OWAN A   | tcoad_bsram | Clock to output<br>time of read<br>address/data | 2.564 | 2.56<br>4 | 3.46<br>0 | 3.46<br>0 | 4.32<br>5 | 4.325                                                      | ns   |
| GW1N-4   | tcoor_bsram | Clock to output time of output register         | 0.613 | 0.61      | 0.82<br>7 | 0.82<br>7 | 1.03      | 1.034                                                      | ns   |
| GW1N-9   | tcoad_bsram | Clock to output<br>time of read<br>address/data | 2.564 | 2.56<br>4 | 3.46<br>0 | 3.46<br>0 | 4.32<br>5 | 4.325                                                      | ns   |

DS100-3.2.3E 53(72)

| Device  | Name        | Description                                     | C7/I6 |           | C6/I5     |           | C5/I4     |       | Unit |
|---------|-------------|-------------------------------------------------|-------|-----------|-----------|-----------|-----------|-------|------|
| Device  | ivame       | Description                                     | Min   | Max       | Min       | Max       | Min       | Max   | Unit |
|         | tcoor_bsram | Clock to output time of output register         | 0.613 | 0.61      | 0.82<br>7 | 0.82<br>7 | 1.03<br>4 | 1.034 | ns   |
| GW1N-1S | tcoad_bsram | Clock to output<br>time of read<br>address/data | 2.564 | 2.56<br>4 | 3.46<br>0 | 3.46<br>0 | 4.32<br>5 | 4.325 | ns   |
|         | tcoor_bsram | Clock to output time of output register         | 0.613 | 0.61      | 0.82<br>7 | 0.82<br>7 | 1.03<br>4 | 1.034 | ns   |

 $t_{\text{COAD\_BSRAM}}$  values refer to the delays in bypass mode.

## 3.4.3 DSP Switching Characteristics

**Table 3-16 DSP Timing Parameters** 

| Davis                   | Nama                  | D                                         | C7/I6     |           | C6/I5     |           | C5/I4     |           | Unit |
|-------------------------|-----------------------|-------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|------|
| Device                  | Name                  | Description                               | Min       | Max       | Min       | Max       | Min       | Max       | Unit |
|                         | tcoir_dsp             | Clock to output time of input register    | 0.21<br>9 | 0.23<br>9 | 0.29<br>5 | 0.31<br>8 | 0.36<br>9 | 0.39<br>8 | ns   |
| GW1N-1                  | tcopr_dsp             | Clock to output time of pipeline register | 0.06<br>3 | 0.07<br>5 | 0.08<br>5 | 0.10<br>1 | 0.10<br>6 | 0.12<br>7 | ns   |
|                         | t <sub>COOR_DSP</sub> | Clock to output time of output register   | 0.03<br>4 | 0.03      | 0.04<br>6 | 0.05<br>2 | 0.05<br>7 | 0.06<br>5 | ns   |
|                         | tcoir_dsp             | Clock to output time of input register    | 0.21<br>9 | 0.23<br>9 | 0.29<br>5 | 0.31<br>8 | 0.36<br>9 | 0.39<br>8 | ns   |
| GW1N-<br>2/GW1N-<br>1P5 | t <sub>COPR_DSP</sub> | Clock to output time of pipeline register | 0.06<br>3 | 0.07<br>5 | 0.08<br>5 | 0.10<br>1 | 0.10<br>6 | 0.12<br>7 | ns   |
|                         | tcoor_dsp             | Clock to output time of output register   | 0.03<br>4 | 0.03      | 0.04<br>6 | 0.05<br>2 | 0.05<br>7 | 0.06<br>5 | ns   |
|                         | tcoir_dsp             | Clock to output time of input register    | 0.21<br>9 | 0.23<br>9 | 0.29<br>5 | 0.31<br>8 | 0.36<br>9 | 0.39<br>8 | ns   |
| GW1N-4                  | tcopr_dsp             | Clock to output time of pipeline register | 0.06<br>3 | 0.07<br>5 | 0.08<br>5 | 0.10<br>1 | 0.10<br>6 | 0.12<br>7 | ns   |
|                         | tcoor_dsp             | Clock to output time of output register   | 0.03<br>4 | 0.03<br>8 | 0.04<br>6 | 0.05<br>2 | 0.05<br>7 | 0.06<br>5 | ns   |
|                         | tcoir_dsp             | Clock to output time of input register    | 0.21<br>9 | 0.23<br>9 | 0.29<br>5 | 0.31<br>8 | 0.36<br>9 | 0.39<br>8 | ns   |
| GW1N-9                  | tcopr_dsp             | Clock to output time of pipeline register | 0.06<br>3 | 0.07<br>5 | 0.08<br>5 | 0.10<br>1 | 0.10<br>6 | 0.12<br>7 | ns   |
|                         | t <sub>COOR_DSP</sub> | Clock to output time of output register   | 0.03<br>4 | 0.03<br>8 | 0.04<br>6 | 0.05<br>2 | 0.05<br>7 | 0.06<br>5 | ns   |

DS100-3.2.3E 54(72)

| Device  | Name Description | Description                               | C7/I6     |           | C6/I5     |           | C5/I4     |           | Unit  |
|---------|------------------|-------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-------|
|         |                  | Description                               | Min       | Max       | Min       | Max       | Min       | Max       | Offic |
|         | tcoir_dsp        | Clock to output time of input register    | 0.21<br>9 | 0.23<br>9 | 0.29<br>5 | 0.31<br>8 | 0.36<br>9 | 0.39<br>8 | ns    |
| GW1N-1S | tcopr_dsp        | Clock to output time of pipeline register | 0.06<br>3 | 0.07<br>5 | 0.08<br>5 | 0.10<br>1 | 0.10<br>6 | 0.12<br>7 | ns    |
|         | tcoor_dsp        | Clock to output time of output register   | 0.03<br>4 | 0.03<br>8 | 0.04<br>6 | 0.05<br>2 | 0.05<br>7 | 0.06<br>5 | ns    |

## 3.4.4 Gearbox Switching Characteristics

**Table 3-17 Gearbox Timing Parameters** 

| Device         | Name                  | Description                                              | C7/I | 6    | C6/I | 5    | C5/I4 |      | Unit  |
|----------------|-----------------------|----------------------------------------------------------|------|------|------|------|-------|------|-------|
| Device         | INAITIE               | Description                                              | Min  | Max  | Min  | Max  | Min   | Max  | Offic |
|                | FMAXiddr              | 1:2 Gearbox<br>maximum serial<br>input rate              | -    | 400  | -    | 350  | -     | 300  | Mbps  |
|                | FMAXIDES4             | 1:4 Gearbox<br>maximum serial<br>input rate              | -    | 800  | -    | 750  | -     | 700  | Mbps  |
|                | FMAXIDES7             | 1:7 Gearbox<br>maximum serial<br>input rate              | -    | 1000 | -    | 900  | -     | 800  | Mbps  |
| GW1N-          | FMAXIDESx             | 1:8/1:10 Gearbox<br>maximum serial<br>input rate         | -    | 1100 | -    | 1000 | -     | 900  | Mbps  |
| 1/4/9          | FMAXoddr              | 2:1 Gearbox<br>maximum serial<br>output rate             | -    | 400  | -    | 350  | -     | 300  | Mbps  |
|                | FMAXoser4             | 4:1 Gearbox<br>maximum serial<br>output rate             | -    | 800  | -    | 750  | -     | 700  | Mbps  |
|                | FMAXoser4             | 7:1 Gearbox<br>maximum serial<br>output rate             | -    | 1000 | -    | 900  | -     | 800  | Mbps  |
|                | FMAXoserx             | 8:1/10:1 Gearbox<br>maximum serial<br>output rate        | -    | 1100 | -    | 1000 | -     | 900  | Mbps  |
|                | FMAXiddr              | 1:2 Gearbox<br>maximum serial<br>input rate              | -    | 400  | -    | 350  | -     | 300  | Mbps  |
| GW1N-<br>1P5/2 | FMAX <sub>IDES4</sub> | 1:4 Gearbox<br>maximum serial<br>input rate              | -    | 800  | -    | 750  | -     | 700  | Mbps  |
|                | FMAXIDES7             | 1:7 Gearbox<br>maximum serial<br>input rate              | -    | 1000 | -    | 900  | -     | 800  | Mbps  |
|                | FMAXIDESx             | 1:8/1:10/1:16<br>Gearbox<br>maximum serial<br>input rate | -    | 1200 | -    | 1100 | -     | 1000 | Mbps  |

DS100-3.2.3E 55(72)

| Device | Name      | Description                                               | C7/I6 | C7/I6 |     | C6/I5 |     | 1    | Unit  |
|--------|-----------|-----------------------------------------------------------|-------|-------|-----|-------|-----|------|-------|
| Device |           | Description                                               | Min   | Max   | Min | Max   | Min | Max  | Offic |
|        | FMAXoddr  | 2:1 Gearbox<br>maximum serial<br>output rate              | -     | 400   | -   | 350   | -   | 300  | Mbps  |
|        | FMAXoser4 | 4:1 Gearbox<br>maximum serial<br>output rate              | -     | 800   | -   | 750   | -   | 700  | Mbps  |
|        | FMAXoser7 | 7:1 Gearbox<br>maximum serial<br>output rate              | -     | 1000  | -   | 900   | -   | 800  | Mbps  |
|        | FMAXoserx | 8:1/10:1/16:1<br>Gearbox<br>maximum serial<br>output rate | -     | 1200  | -   | 1100  | -   | 1000 | Mbps  |

- The LVDS IO speed can be up to 1Gbps, but note that for the 1:4 Gearbox and 1:2 Gearbox, the internal core may not be able to reach the corresponding speed.
- Drive Strength=3.5 mA.

Table 3-18 Single-ended IO Fmax

| Name     | Fmax                 |                      |  |  |  |  |
|----------|----------------------|----------------------|--|--|--|--|
| Ivaille  | Min. Value(MHz)      |                      |  |  |  |  |
|          | Drive Strength = 4mA | Drive Strength > 4mA |  |  |  |  |
| LVTTL33  | 150                  | 300                  |  |  |  |  |
| LVCMOS33 | 150                  | 300                  |  |  |  |  |
| LVCMOS25 | 150                  | 300                  |  |  |  |  |
| LVCMOS18 | 150                  | 300                  |  |  |  |  |
| LVCMOS15 | 150                  | 200                  |  |  |  |  |
| LVCMOS12 | 150                  | 150                  |  |  |  |  |

#### Note!

Test load = 30pF.

## 3.4.5 Clock and I/O Switching Characteristics

**Table 3-19 External Switching Characteristics** 

| Device      | Name                        | C7/I6 | C6/I5 | C5/I4 | Unit  |
|-------------|-----------------------------|-------|-------|-------|-------|
| Device      | ivanie                      | Тур.  | Тур.  | Тур.  | Offic |
|             | HCLK Tree delay             | 1     | 1.2   | 1.4   | ns    |
| C\\\\4\\\ 1 | PCLK Tree<br>delay(GCLK0~5) | 2.2   | 2.4   | 2.6   | ns    |
| GW1N-1      | PCLK Tree<br>delay(GCLK6~7) | 2.4   | 2.7   | 2.9   | ns    |
|             | Pin-LUT-Pin Delay           | 4     | 4.3   | 4.6   | ns    |

DS100-3.2.3E 56(72)

| Davisa      | Name                        | C7/I6 | C6/I5 | C5/I4 | - Unit |
|-------------|-----------------------------|-------|-------|-------|--------|
| Device      | Name                        | Тур.  | Тур.  | Тур.  | Uniil  |
|             | HCLK Tree delay             | 0.6   | 0.8   | 1.1   | ns     |
| GW1N-1P5    | PCLK Tree<br>delay(GCLK0~5) | 1.8   | 2.1   | 2.4   | ns     |
| GW IN-1F5   | PCLK Tree delay(GCLK6~7)    | 2.1   | 2.5   | 2.8   | ns     |
|             | Pin-LUT-Pin Delay           | 2.5   | 3     | 3.5   | ns     |
|             | HCLK Tree delay             | 0.6   | 0.8   | 1.1   | ns     |
| GW1N-2      | PCLK Tree delay(GCLK0~5)    | 1.8   | 2.1   | 2.4   | ns     |
| GW IN-2     | PCLK Tree delay(GCLK6~7)    | 2.1   | 2.5   | 2.8   | ns     |
|             | Pin-LUT-Pin Delay           | 2.5   | 3     | 3.5   | ns     |
|             | HCLK Tree delay             | 0.8   | 1     | 1.2   | ns     |
| GW1N-4      | PCLK Tree<br>delay(GCLK0~5) | 2     | 2.2   | 2.5   | ns     |
| GW IN-4     | PCLK Tree delay(GCLK6~7)    | 2.2   | 2.5   | 2.8   | ns     |
|             | Pin-LUT-Pin Delay           | 4     | 4.2   | 4.5   | ns     |
|             | HCLK Tree delay             | 0.8   | 1     | 1.2   | ns     |
| CVA/ANLO    | PCLK Tree delay(GCLK0~5)    | 2     | 2.2   | 2.5   | ns     |
| GW1N-9      | PCLK Tree delay(GCLK6~7)    | 2.2   | 2.5   | 2.8   | ns     |
|             | Pin-LUT-Pin Delay           | 4     | 4.2   | 4.5   | ns     |
|             | HCLK Tree delay             | 0.9   | 1.1   | 1.3   | ns     |
| CVA/ANI 4 C | PCLK Tree<br>delay(GCLK0~5) | 2.1   | 2.4   | 2.6   | ns     |
| GW1N-1S     | PCLK Tree<br>delay(GCLK6~7) | 2.3   | 2.6   | 2.8   | ns     |
|             | Pin-LUT-Pin Delay           | 4.1   | 4.3   | 4.6   | ns     |

DS100-3.2.3E 57(72)

## 3.4.6 On-chip Oscillator Switching Characteristics

**Table 3-20 On-chip Oscillator Parameters** 

| Name             | Description                                              |              | Min.      | Тур.      | Max.      |
|------------------|----------------------------------------------------------|--------------|-----------|-----------|-----------|
|                  | On-chip Oscillator                                       | GW1N-4       | 97.25MHz  | 105MHz    | 112.85MHz |
|                  | Output Frequency                                         | GW1N-1/1S    | 114MHz    | 120MHz    | 126MHz    |
| <b>f</b>         | (0 ~ +85℃)                                               | GW1N-1P5/2/9 | 118.75MHz | 125MHz    | 131.25MHz |
| f <sub>MAX</sub> | On-chip Oscillator<br>Output Frequency<br>(-40 ~ +100°ℂ) | GW1N-4       | 91.85MHz  | 105MHz    | 118.25MHz |
|                  |                                                          | GW1N-1/1S    | 108MHz    | 120MHz    | 132MHz    |
|                  |                                                          | GW1N-1P5/2/9 | 112.5MHz  | 125MHz    | 137.5MHz  |
| t <sub>DT</sub>  | Output Clock Duty Cycle                                  |              | 43%       | 50%       | 57%       |
| topJIT           | Output Clock Period Jitter                               |              | 0.01UIPP  | 0.012UIPP | 0.02UIPP  |

## 3.4.7 PLL Switching Characteristics

**Table 3-21 PLL Parameters** 

| Device   | Speed Grade | Name   | Min.  | Max. | Unit |
|----------|-------------|--------|-------|------|------|
|          |             | CLKIN  | 3     | 400  | MHz  |
|          | C7/I6       | PFD    | 3     | 400  | MHz  |
|          | CITIO       | VCO    | 400   | 900  | MHz  |
|          |             | CLKOUT | 3.125 | 450  | MHz  |
|          |             | CLKIN  | 3     | 400  | MHz  |
| GW1N-1   | C6/I5       | PFD    | 3     | 400  | MHz  |
| GW IIV-1 | C6/15       | VCO    | 400   | 900  | MHz  |
|          |             | CLKOUT | 3.125 | 450  | MHz  |
|          | C5/I4       | CLKIN  | 3     | 320  | MHz  |
|          |             | PFD    | 3     | 320  | MHz  |
|          |             | VCO    | 320   | 720  | MHz  |
|          |             | CLKOUT | 2.5   | 360  | MHz  |
|          |             | CLKIN  | 3     | 400  | MHz  |
|          | C7/I6       | PFD    | 3     | 400  | MHz  |
|          | CI/IO       | VCO    | 400   | 1200 | MHz  |
| GW1N-1S  |             | CLKOUT | 3.125 | 600  | MHz  |
|          |             | CLKIN  | 3     | 400  | MHz  |
|          | C6/I5       | PFD    | 3     | 400  | MHz  |
|          |             | VCO    | 400   | 1200 | MHz  |

DS100-3.2.3E 58(72)

| Device   | Speed Grade | Name   | Min.  | Max. | Unit |
|----------|-------------|--------|-------|------|------|
|          |             | CLKOUT | 3.125 | 600  | MHz  |
|          |             | CLKIN  | 3     | 320  | MHz  |
|          | C5/I4       | PFD    | 3     | 320  | MHz  |
|          | C5/14       | VCO    | 320   | 960  | MHz  |
|          |             | CLKOUT | 2.5   | 480  | MHz  |
|          |             | CLKIN  | 3     | 400  | MHz  |
|          | C7/I6       | PFD    | 3     | 400  | MHz  |
|          | CITIO       | VCO    | 400   | 1000 | MHz  |
|          |             | CLKOUT | 3.125 | 500  | MHz  |
|          |             | CLKIN  | 3     | 400  | MHz  |
| GW1N-4   | CGUE        | PFD    | 3     | 400  | MHz  |
| GW1N-9   | C6/I5       | VCO    | 400   | 1000 | MHz  |
|          |             | CLKOUT | 3.125 | 500  | MHz  |
|          | C5/I4       | CLKIN  | 3     | 320  | MHz  |
|          |             | PFD    | 3     | 320  | MHz  |
|          |             | VCO    | 320   | 800  | MHz  |
|          |             | CLKOUT | 2.5   | 400  | MHz  |
|          |             | CLKIN  | 3     | 400  | MHz  |
|          | C7/I6       | PFD    | 3     | 400  | MHz  |
|          | CITIO       | VCO    | 400   | 800  | MHz  |
|          |             | CLKOUT | 3.125 | 800  | MHz  |
|          |             | CLKIN  | 3     | 400  | MHz  |
| GW1N-1P5 | C6/I5       | PFD    | 3     | 400  | MHz  |
| GW1N-2   | C0/15       | VCO    | 400   | 800  | MHz  |
|          |             | CLKOUT | 3.125 | 800  | MHz  |
|          |             | CLKIN  | 3     | 320  | MHz  |
|          | C5/I4       | PFD    | 3     | 320  | MHz  |
|          | U3/14       | VCO    | 320   | 640  | MHz  |
|          |             | CLKOUT | 2.5   | 640  | MHz  |

<sup>[1]</sup> The minimum output frequency of different channels may be different. The minimum output frequency of channel A is VCO/128, which is 3.125MHz/2.5MHz; The minimum frequency of the channel B/C/D needs to be determined based on whether they are cascaded, if they are not cascaded, it will be the same as channel A; if they are cascaded, it will need to be further divided by 128.

DS100-3.2.3E 59(72)

### 3.5 User Flash Characteristics

### 3.5.1 DC Characteristics

 $(T_J = -40 \sim +100 ^{\circ}C, V_{CC} = 0.95 \sim 1.05 V, V_{CCX} = 1.7 \sim 3.45 V, V_{SS} = 0 V)$ 

Table 3-22 GW1N-1/1S User Flash DC Characteristics

| Symbol | Description             | Specification | 1.1  |               |               |
|--------|-------------------------|---------------|------|---------------|---------------|
|        | Description             | Min.          | Тур. | Max.          | Unit          |
| Тј     | Junction<br>Temperature | -40           | 25   | 100           | ${\mathbb C}$ |
| llkg   | Leakage current         | _             | _    | 1[1]          | μA            |
| Isb    | Standby current         | _             | _    | 3 (Ta=25)     | ^             |
| ISD    |                         | _             | _    | 20 (Ta=85)    | μA            |
| Icc0   | Idle current            | _             | _    | 1.3           | mA            |
|        | Read current            | _             | _    | 2 (Rmod=00)   | mA            |
| lcc1   |                         | _             | _    | 2.5 (Rmod=01) | mA            |
|        |                         | _             | _    | 3 (Rmod=1x)   | mA            |
| lcc2   | Page write current      | _             | _    | 2             | mA            |
| Icc3   | Program/erase current   | _             | _    | 3             | mA            |

### Note!

Table 3-23 GW1N-2/4/9 User Flash DC Characteristics(I)

| Symbol | Description             | Specification |      |      | Unit         |
|--------|-------------------------|---------------|------|------|--------------|
| Symbol | Description             | Min.          | Тур. | Max. | Offic        |
| Tj     | Junction<br>Temperature | -40           | 25   | 125  | $\mathbb{C}$ |

Table 3-24 GW1N-2/4/9 User Flash DC Characteristics(II)[1], [4]

| Nama                   | Parame<br>ter       | Max.               |      | Unit  | Wake-up | Condition                                           |
|------------------------|---------------------|--------------------|------|-------|---------|-----------------------------------------------------|
| Name                   |                     | Vcc <sup>[3]</sup> | Vccx | Utill | time    | Condition                                           |
| Read mode(w/l<br>25ns) |                     | 2.19               | 0.5  | mA    | NA      | Minimum clock period, 100% duty cycle , VIN = "1/0" |
| Write mode             | Icc1 <sup>[2]</sup> | 0.1                | 12   | mA    | NA      | _                                                   |
| Erase mode             |                     | 0.1                | 12   | mA    | NA      | _                                                   |
| Page erase mode        |                     | 0.1                | 12   | mA    | NA      | _                                                   |

DS100-3.2.3E 60(72)

<sup>&</sup>lt;sup>[1]</sup> The leakage current of the Flash is included in the leakage current of the device, see Table 3-4 Hot Socketing Specifications.

| Name                                 | Parame | Max.               |      | Linit | Wake-up | Condition                                                                                                                                                                                   |
|--------------------------------------|--------|--------------------|------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ivairie                              | ter    | Vcc <sup>[3]</sup> | Vccx | Unit  | time    | Condition                                                                                                                                                                                   |
| Static read<br>current (25-<br>50ns) | Icc2   | 980                | 25   | μА    | NA      | XE=YE=SE="1", between T=T <sub>acc</sub> and T=50ns, the I/O current is 0mA. After T=50ns, the internal timer turns off read mode, and the I/O current turns out to be the standby current. |
| Standby mode                         | IsB    | 5.2                | 20   | μA    | 0       | Vss, Vccx, and Vcc                                                                                                                                                                          |

### Note!

- [1] These values are average DC currents and the peak currents will be higher than these average currents.
- [2] I<sub>CC1</sub> calculation in different cycle time of T<sub>new</sub>.
  - T<sub>new</sub>< T<sub>acc</sub>: not allowed.
  - T<sub>new</sub> = T<sub>acc</sub>: see the table above.
  - $T_{acc}$ < $T_{new}$  50ns:  $I_{CC1}$  (new) = ( $I_{CC1}$   $I_{CC2}$ )( $T_{acc}$ / $T_{new}$ ) +  $I_{CC2}$
  - $T_{\text{new}}$ >50ns:  $I_{\text{CC1}}$  (new) = ( $I_{\text{CC1}}$   $I_{\text{CC2}}$ )( $T_{\text{acc}}$ / $T_{\text{new}}$ ) + 50ns\* $I_{\text{CC2}}$ / $T_{\text{new}}$  +

IsB

- t > 50ns:  $I_{CC2} = I_{SB}$
- [3] V<sub>CC</sub> must be greater than 1.08V from time zero of the wake-up time.
- [4] The leakage current of the Flash is included in the leakage current of the device, see Table 3-4 Hot Socketing Specifications.

### 3.5.2 Timing Parameters

$$(T_J = -40 \sim +100 \,^{\circ}\text{C}, V_{CC} = 0.95 \sim 1.05 \text{V}, V_{CCX} = 1.7 \sim 3.45 \text{V}, V_{SS} = 0 \text{V})$$

DS100-3.2.3E 61(72)

Table 3-25 GW1N-1/1S User Flash Parameters

| 0 1 1  | Decembring                    | Specific | Specification |      |      |  |
|--------|-------------------------------|----------|---------------|------|------|--|
| Symbol | Description                   | Min.     | Тур.          | Max. | Unit |  |
| Таа    | Data access time              | _        | _             | 38   | ns   |  |
| Тсу    | Read cycle time               | 43       | _             | _    | ns   |  |
| Taw    | Aclk clock pulse high time    | 10       | _             | _    | ns   |  |
| Tawl   | Aclk clock pulse low time     | 10       | _             | _    | ns   |  |
| Tas    | Setup time                    | 3        | _             | _    | ns   |  |
| Tah    | Hold time                     | 3        | _             | _    | ns   |  |
| Toz    | Oe low to Dout Hi-Z           | _        | _             | 2    | ns   |  |
| Toe    | Oe high to Dout valid         | _        | _             | 2    | ns   |  |
| Twcy   | Write cycle time              | 40       | _             | _    | ns   |  |
| Tpw    | Pw clock pulse high time      | 16       | _             | _    | ns   |  |
| Tpwl   | Pw clock pulse low time       | 16       | _             | _    | ns   |  |
| Tpas   | Page address setup time       | 3        | _             | _    | ns   |  |
| Tpah   | Page address hold time        | 3        | _             | _    | ns   |  |
| Tds    | Data setup time               | 16       | _             | _    | ns   |  |
| Tdh    | Data hold time                | 3        | _             | _    | ns   |  |
| Ts0    | Sequence 0 cycle time         | 6        | _             | _    | μs   |  |
| Ts1    | Sequence 1 cycle time         | 15       | _             | _    | μs   |  |
| Ts2p   | Aclk to Pe rise setup time    | 5        | _             | 10   | μs   |  |
| Ts3    | Sequence 3 cycle time         | 5        | _             | 10   | μs   |  |
| Tps3   | Pe fall to Aclk setup time    | 60       | _             |      | μs   |  |
|        | Erase time at Mode=1000       | 5.7      | 6             | 6.3  | ms   |  |
| Тре    | Program time at Mode=1100     | 1.9      | 2             | 2.1  | ms   |  |
|        | Pre-program time at Mode=11xx | 190      | 200           | 210  | us   |  |

Table 3-26 GW1N-1P5/2/4/9 User Flash Parameters[1], [4], [5]

| User Mode                                | Parameter         | Symbol               | Min. | Max. | Unit |
|------------------------------------------|-------------------|----------------------|------|------|------|
| Access time                              | WC1               |                      | -    | 25   | ns   |
|                                          | TC                | T <sub>acc</sub> [2] | -    | 22   | ns   |
|                                          | BC                |                      | -    | 21   | ns   |
|                                          | LT                |                      | -    | 21   | ns   |
|                                          | WC                |                      | -    | 25   | ns   |
| Program/Erase to data storage setup time |                   | T <sub>nvs</sub>     | 5    | -    | μs   |
| Data storage hold time                   |                   | T <sub>nvh</sub>     | 5    | -    | μs   |
| Data storage hold                        | T <sub>nvh1</sub> | 100                  | -    | μs   |      |

DS100-3.2.3E 62(72)

| User Mode                     | Parameter          | Symbol              | Min. | Max. | Unit |
|-------------------------------|--------------------|---------------------|------|------|------|
| Data storage to pro           | T <sub>pgs</sub>   | 10                  | -    | μs   |      |
| Program hold time             |                    | T <sub>pgh</sub>    | 20   | -    | ns   |
| Program time                  |                    | T <sub>prog</sub>   | 8    | 16   | μs   |
| Write prepare time            |                    | T <sub>wpr</sub>    | >0   | -    | ns   |
| Write hold time               |                    | T <sub>whd</sub>    | >0   | -    | ns   |
| Control to program            | erase setup time   | T <sub>cps</sub>    | -10  | -    | ns   |
| SE to read control            | setup time         | Tas                 | 0.1  | -    | ns   |
| Positive pulse widtl          | n of SE            | T <sub>pws</sub>    | 5    | -    | ns   |
| Address/data setup            | time               | Tads                | 20   | -    | ns   |
| Address/data hold             | time               | Tadh                | 20   | -    | ns   |
| Data hold time                |                    | T <sub>dh</sub>     | 0.5  | -    | ns   |
|                               | WC1                | Tah                 | 25   | -    | ns   |
|                               | TC                 | -                   | 22   | -    | ns   |
| Address hold time i read mode | n BC               | -                   | 21   | -    | ns   |
| rodu mode                     | LT                 | -                   | 21   | -    | ns   |
|                               | WC                 | -                   | 25   | -    | ns   |
| Negative pulse wid            | th of SE           | T <sub>nws</sub>    | 2    | -    | ns   |
| Recovery time                 |                    | Trcv                | 10   | -    | μs   |
| Data storage time             |                    | T <sub>hv</sub> [3] | -    | 6    | ms   |
| Erase time                    | Erase time         |                     |      | 120  | ms   |
| Mass erase time               | T <sub>me</sub>    | 100                 | 120  | ms   |      |
| Wake-up time of po            | T <sub>wk_pd</sub> | 7                   | -    | μs   |      |
| Standby hold time             | T <sub>sbh</sub>   | 100                 | -    | ns   |      |
| Vcc setup time                |                    | T <sub>ps</sub>     | 0    | -    | ns   |
| V <sub>CCX</sub> hold time    |                    | T <sub>ph</sub>     | 0    | -    | ns   |

### Note!

- [1] The values are simulation data and are subject to change.
- [2] After XADR, YADR, XE, and YE are valid, T<sub>acc</sub> starts at the rising edge of SE. DOUT will be kept before the next valid read operation starts.
- [3]Thv is the cumulative time from the start of the write operation to the next data erase operation. The same address cannot be written twice before the next erase; the same memory cell cannot be written twice before the next erase. This limitation is for security reasons.
- [4] All waveforms have a 1ns rising time and a 1ns falling time.
- [5] Control signals(X, YADR, XE, and YE) need to be held for at least T<sub>acc</sub>, which starts at the rising edge of SE.

DS100-3.2.3E 63(72)

## 3.5.3 Timing Diagrams (GW1N-1/GW1N-1S)

Figure 3-1 Read Mode



### Note!

Read cycles when Seq=0. The Addr signal contains Ra, Ca, Rmod, and Rbytesel.

Figure 3-2 Write Page Latch Mode



### Note!

Write page latch cycles when Seq=0, Mode=0000.

Figure 3-3 Clear Page Latch Mode



### Note!

The timing parameters of setting PEP and writing data to all pages are the same as those of clearing page latches, except that the MODE value is different.

Figure 3-4 High Level Cycles



DS100-3.2.3E 64(72)

## 3.5.4 Timing Diagrams (GW1N-1P5/2/4/9)

Figure 3-5 Read Timing



Figure 3-6 Program Timing



**Figure 3-7 Erase Timing** 



DS100-3.2.3E 65(72)

## 3.6 Configuration Interface Timing Specification

The GW1N series of FPGA products support seven GowinCONFIG modes: AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, CPU, and I<sup>2</sup>C Slave. For more information, please refer to <u>UG290, Gowin FPGA</u> <u>Products Programming and Configuration User Guide</u>.

DS100-3.2.3E 66(72)

4 Ordering Information 4.1 Part Naming

# **4**Ordering Information

## 4.1 Part Naming

### Note!

- GW1N-1S supports LV version only.
- For more information about the packages, please refer to <u>1.2 Product Resources</u> and 1.3 Package Information.

Figure 4-1 Part Naming Examples - ES



DS100-3.2.3E 67(72)

4 Ordering Information 4.1 Part Naming

- XX X XXXXXX CX/IX **Product Series** Grade GW1N C Commercial I Industrial **Core Supply Voltage** Speed LV 1.2V 4 Slowest /5 /6 /7 Fastest UV 1.8V/2.5V/3.3V Package Type CS30 (WLCSP30, 0.4mm) CS42 (WLCSP42, 0.4mm) CS42H (WLCSP42H, 0.4mm) **Logic Density** CS72 (WLCSP72, 0.4mm) 1/1S: 1,152 LUTs CS100H(WLCSP100H, 0.4mm) QN32 (QFN32, 0.5mm) 1P5: 1,584 LUTs QN32X (QFN32X, 0.5mm) 2: 2,304 LUTs FN32 (QFN32, 0.4mm) 4: 4.608 LUTs QN48X (QFN48X, 0.5mm) QN48XF(QFN48XF, 0.5mm) 9: 8,640 LUTs QN48 (QFN48, 0.4mm) QN48F (QFN48F, 0.4mm) QN48H (QFN48H, 0.4mm) CM64 (WLCSP64, 0.5mm) CS81M (WLCSP81M, 0.4mm) QN88 (QFN88, 0.4mm) LQ100 (LQFP100, 0.5mm) LQ100X (LQFP100X, 0.5mm) LQ144 (LQFP144, 0.5mm) LQ144X (LQFP144X, 0.5mm) LQ144F (LQFP144F, 0.5mm) EQ144 (eLQFP144, 0.5mm) LQ176 (LQFP176, 0.4mm) EQ176 (eLQFP176, 0.4mm) MG49 (MBGA49, 0.5mm) MG100 (MBGA100, 0.5mm) MG100T (MBGA100T, 0.5mm) MG121 (MBGA121, 0.5mm) MG121X (MBGA121X, 0.5mm) MG132 (MBGA132, 0.5mm) MG132X (MBGA132X, 0.5mm) MG132H (MBGA132H, 0.5mm) MG160 (MBGA160, 0.5mm) MG196 (MBGA196, 0.5mm) UG169 (UBGA169, 0.8mm) UG256 (UBGA256, 0.8mm) UG332 (UBGA332, 0.8mm) PG256 (PBGA256, 1.0mm)

Figure 4-2 Part Naming Examples - Production

### Note!

 The LittleBee<sup>®</sup> family devices and Arora family devices of the same speed grade have different speeds.

PG256M (PBGA256M, 1.0mm)

• Both "C" and "I" are used in Gowin's part name marking for one device. GOWIN devices are screened using industrial standards, so the same device can be used for both industrial (I) and commercial (C) applications. The maximum temperature of the industrial grade is 100℃, and the maximum temperature of the commercial grade is 85℃. Therefore, if the chip meets speed grade 7 in commercial grade applications, its speed grade will be 6 in industrial grade applications.

DS100-3.2.3E 68(72)

4 Ordering Information 4.2 Package Markings

## 4.2 Package Markings

Gowin's devices have markings on the their surfaces, as shown in Figure 4-3.

Figure 4-3 Package Marking Examples



### Note!

- [1] The first two lines in the right figure(s) above are both the "Part Number".
- [2] The Date Code followed by an "X" is for X version devices.
- [3] Whether the package marking bears the Gowin Logo or not depends on the package type, package size, and Part Number length. The above figure are only examples of the package markings.

DS100-3.2.3E 69(72)

5 About This Guide 5.1 Purpose

## 5 About This Guide

## 5.1 Purpose

This datasheet provides a comprehensive overview of the GW1N series of FPGA products, including their features, resources, architecture, AC/DC characteristics, and ordering details. It aims to enhance accessibility and facilitate the effective utilization of Gowin's devices.

## 5.2 Related Documents

The latest documents are available at www.gowinsemi.com.

- <u>UG290, Gowin FPGA Products Programming and Configuration User Guide</u>
- <u>UG103, GW1N series of FPGA Products Package and Pinout Manual</u>
- UG107, GW1N-1 Pinout
- UG167, GW1N-1S Pinout
- UG105, GW1N-4 Pinout
- <u>UG114, GW1N-9 Pinout</u>
- <u>UG171, GW1N-2 Pinout</u>
- UG174, GW1N-1P5 Pinout

## 5.3 Terminology and Abbreviations

The terminology and abbreviations used in this manual are shown in Table 5-1.

Table 5-1 Terminology and Abbreviations

| Terminology and Abbreviations | Full Name                         |
|-------------------------------|-----------------------------------|
| ALU                           | Arithmetic Logic Unit             |
| BSRAM                         | Block Static Random Access Memory |
| CFU                           | Configurable Function Unit        |
| CLS                           | Configurable Logic Section        |

DS100-3.2.3E 70(72)

| Terminology and Abbreviations | Full Name                           |
|-------------------------------|-------------------------------------|
| CRU                           | Configurable Routing Unit           |
| CS                            | WLCSP                               |
| CSI                           | Camera Serial Interface             |
| DCS                           | Dynamic Clock Selector              |
| DP                            | True Dual Port 16K BSRAM            |
| DQCE                          | Dynamic Quadrant Clock Enable       |
| DSI                           | Display Serial Interface            |
| DSP                           | Digital Signal Processing           |
| FF                            | Flip-Flop                           |
| FPGA                          | Field Programmable Gate Array       |
| GPIO                          | Gowin Programmable I/O              |
| IOB                           | Input/Output Block                  |
| LQ                            | LQFP                                |
| LUT4                          | 4-input Look-up Table               |
| LUT5                          | 5-input Look-up Table               |
| LUT6                          | 6-input Look-up Table               |
| LUT7                          | 7-input Look-up Table               |
| LUT8                          | 8-input Look-up Table               |
| MG                            | MBGA                                |
| MIPI                          | Mobile Industry Processor Interface |
| PG                            | PBGA                                |
| PLL                           | Phase-locked Loop                   |
| QN                            | QFN                                 |
| REG                           | Register                            |
| SDP                           | Semi-Dual Port 16K BSRAM            |
| SP                            | Single Port 16K BSRAM               |
| SSRAM                         | Shadow Static Random Access Memory  |
| TBD                           | To Be Determined                    |
| UG                            | UBGA                                |

DS100-3.2.3E 71(72)

## 5.4 Support and Feedback

Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly using the information provided below.

Website: www.gowinsemi.com

E-mail: <a href="mailto:support@gowinsemi.com">support@gowinsemi.com</a>

DS100-3.2.3E 72(72)

